Visible to Intel only — GUID: vbk1685920752932
Ixiasoft
1. Agilex™ 7 M-Series LVDS SERDES Overview
2. Agilex™ 7 M-Series LVDS SERDES Architecture
3. Agilex™ 7 M-Series LVDS SERDES Transmitter
4. Agilex™ 7 M-Series LVDS SERDES Receiver
5. Agilex™ 7 M-Series High-Speed LVDS I/O Implementation Guide
6. Agilex™ 7 M-Series LVDS SERDES Timing
7. LVDS SERDES Intel® FPGA IP Design Examples
8. Agilex™ 7 M-Series LVDS SERDES Design Guidelines
9. Agilex™ 7 M-Series LVDS SERDES Troubleshooting Guidelines
10. Documentation Related to the Agilex™ 7 LVDS SERDES User Guide: M-Series
11. Document Revision History for the Agilex™ 7 LVDS SERDES User Guide: M-Series
5.1.6.1. LVDS SERDES Intel® FPGA IP General Settings
5.1.6.2. LVDS SERDES Intel® FPGA IP Pin Settings
5.1.6.3. LVDS SERDES Intel® FPGA IP PLL Settings
5.1.6.4. LVDS SERDES Intel® FPGA IP Receiver Settings
5.1.6.5. LVDS SERDES Intel® FPGA IP Transmitter Settings
5.1.6.6. LVDS SERDES Intel® FPGA IP Clock Resource Summary
8.1. Use PLLs in Integer PLL Mode for LVDS SERDES
8.2. Use High-Speed Clock from PLL to Clock SERDES Only
8.3. Pin Placement for Differential Channels
8.4. SERDES Pin Pairs for Soft-CDR Mode
8.5. Placing LVDS SERDES Transmitters and Receivers in the Same GPIO-B Sub-Bank with External PLL
8.6. Sharing LVDS SERDES I/O Lane with Other Intel® FPGA IPs
8.7. VCCIO_PIO Power Scheme for LVDS SERDES
Visible to Intel only — GUID: vbk1685920752932
Ixiasoft
5.2.3. Connection between IOPLL IP and LVDS SERDES IP in External PLL Mode
Figure 27. Non-DPA or DPA LVDS SERDES Receiver Interface with the IOPLL IP without LVDS SERDES Transmitter in the Same Sub-Bank
Figure 28. Non-DPA or DPA LVDS SERDES Receiver Interface with the IOPLL IP with LVDS SERDES Transmitter in the Same Sub-Bank
Figure 29. Soft-CDR LVDS SERDES Receiver Interface with the IOPLL IP without LVDS SERDES Transmitter in the Same Sub-Bank
Figure 30. Soft-CDR LVDS SERDES Receiver Interface with the IOPLL IP with LVDS SERDES Transmitter in the Same Sub-Bank
Figure 31. LVDS SERDES Transmitter Interface with the IOPLL IP
In the external PLL mode, the LVDS SERDES IP automatically turns on the ext_pll_1_outclock2 port. If you do not connect the ext_pll_1_outclock2 port as shown in the preceding figures, the Quartus® Prime compiler outputs error messages.
Related Information