AN 307: Intel® FPGA Design Flow for Xilinx* Users

ID 683562
Date 3/20/2018
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4.4. Setting Up the Simulation Environment

Intel® Quartus® Prime Pro Edition software supports RTL and gate-level design simulation in the EDA simulators listed in the table. Unless you use a simulator specific to Xilinx* , the simulation environment in the Intel® Quartus® Prime Pro Edition is similar. The Xilinx* environment also supports all the following EDA simulators:

Table 59.  Supported Simulators
Vendor Simulator Version Platform
Aldec* Active-HDL* 10.3 Windows*
Aldec* Riviera-PRO* 2016.10 Windows, Linux
Cadence* Incisive Enterprise* 15.20 Linux
Mentor Graphics* ModelSim* - Intel® FPGA Edition 10.5c Windows, Linux
Mentor Graphics* ModelSim* PE 10.5c Windows
Mentor Graphics* ModelSim* SE 10.5c Windows, Linux
Mentor Graphics* QuestaSim* 10.5c Windows, Linux
Synopsys*

VCS*

VCS MX

2016,06-SP-1 Linux

For more information about ModelSim* - Intel® FPGA Edition Products, refer to the Altera website.

For more information about supported simulation levels, refer to the Intel® Quartus® Prime Pro Edition Handbook Volume 3 .