Visible to Intel only — GUID: mtr1422491932973
Ixiasoft
3.3.1. Project Creation
3.3.2. Design Entry
3.3.3. IP Status
3.3.4. Design Constraints
3.3.5. Synthesis
3.3.6. Design Implementation
3.3.7. Finalize Pinout
3.3.8. Viewing and Editing Design Placement
3.3.9. Static Timing Analysis
3.3.10. Generation of Device Programming Files
3.3.11. Power Analysis
3.3.12. Simulation
3.3.13. Hardware Verification
3.3.14. View Netlist
3.3.15. Design Optimization
3.3.16. Techniques to Improve Productivity
3.3.17. Cross-Probing in the Intel® Quartus® Prime Pro Edition Software
4.2.1.2.1. Memory Mode
4.2.1.2.2. Clocking Mode
4.2.1.2.3. Write and Read Operation Triggering
4.2.1.2.4. Read-During-Write Operation at the Same Address
4.2.1.2.5. Error Correction Code (ECC)
4.2.1.2.6. Byte Enable
4.2.1.2.7. Address Clock Enable
4.2.1.2.8. Parity Bit Support
4.2.1.2.9. Memory Initialization
4.2.1.2.10. Output Synchronous Set/Reset
Visible to Intel only — GUID: mtr1422491932973
Ixiasoft
3.2.2. Programming and Configuration File Support in the Intel® Quartus® Prime Pro Edition Software
The Intel® Quartus® Prime Pro Edition software requires different programming and configuration files based on the type of device and configuration mode.
The table lists the programming and configuration file formats that the Intel® FPGAs, CPLDs, and configuration devices support.
File Format | FPGA | CPLD | Configuration Device | Serial Configuration Device |
---|---|---|---|---|
SRAM Object File (.sof) | Yes | — | — | — |
Programmer Object File (.pof) | — | Yes | Yes | Yes |
JEDEC JESD71 STAPL Format File (.jam) | Yes | Yes | Yes | — |
Jam Byte Code File (.jbc) | Yes | Yes | Yes | — |
Related Information