L-Tile and H-Tile Avalon® Memory-mapped+ Intel® FPGA IP for PCI Express* User Guide

ID 683527
Date 9/13/2024
Public
Document Table of Contents

3.2.3.6.3. PLL Reconfiguration

There are two interfaces for PLL reconfiguration. One interface is for reconfiguring the FPLL, and the other is for reconfiguring the LC PLL.
Table 29.  FPLL Reconfiguration Interface
Signal Name Direction Description
reconfig_pll0_clk Input FPLL reconfiguration clock.
reconfig_pll0_reset Input FPLL reconfiguration reset.
reconfig_pll0_write Input

Standard Avalon® -MM interface. For details, refer to the Avalon® Interface Specifications.

reconfig_pll0_read Input
reconfig_pll0_address[10:0] Input
reconfig_pll0_writedata[31:0] Input
reconfig_pll0_readdata[31:0] Output
reconfig_pll0_waitrequest Output
Table 30.  LC PLL Reconfiguration Interface
Signal Name Direction Description
reconfig_pll1_clk Input LC PLL reconfiguration clock.
reconfig_pll1_reset Input LC PLL reconfiguration reset.
reconfig_pll1_write Input

Standard Avalon® -MM interface. For details, refer to the Avalon® Interface Specifications.

reconfig_pll1_read Input
reconfig_pll1_address[10:0] Input
reconfig_pll1_writedata[31:0] Input
reconfig_pll1_readdata[31:0] Output
reconfig_pll1_waitrequest Output