L-Tile and H-Tile Avalon® Memory-mapped+ Intel® FPGA IP for PCI Express* User Guide

ID 683527
Date 9/13/2024
Public
Document Table of Contents

3.2.3.3.1. Interrupt Signals Available when the PCIe Hard IP is an Endpoint

Table 25.  Interrupt Signals when PCIe Hard IP is an Endpoint

Signal

Direction

Description

The following signals are in the hip_clk clock domain
intx_req_i[3:0]

Input

The Bridge IP core exports these legacy interrupt request signals from the PCIe Hard IP directly to the Application Layer interface. When these signals go high, they indicate that an assertion of the corresponding INTx messages are requested. When they go low, they indicate that a deassertion of the corresponding INTx messages are requested.

These signals are only present when legacy interrupts are enabled.