Visible to Intel only — GUID: lbl1466445324499
Ixiasoft
1. Introduction
2. Quick Start Guide
3. Block and Interface Descriptions
4. Parameters
5. Designing with the IP Core
6. Registers
7. Design Example and Testbench
8. Document Revision History for Intel® L- and H-tile Avalon® Memory-mapped+ IP for PCI Express* User Guide
A. Avalon-MM IP Variants Comparison
B. Root Port BFM
C. BFM Procedures and Functions
D. Troubleshooting and Observing the Link Status
E. Root Port Enumeration
2.1. Design Components
2.2. Directory Structure
2.3. Generating the Design Example
2.4. Simulating the Design Example
2.5. Compiling the Design Example and Programming the Device
2.6. Installing the Linux Kernel Driver
2.7. Running the Design Example Application
2.8. Ensuring the Design Example Meets Timing Requirements
6.1.1. Register Access Definitions
6.1.2. PCI Configuration Header Registers
6.1.3. PCI Express Capability Structures
6.1.4. Intel Defined VSEC Capability Header
6.1.5. Uncorrectable Internal Error Status Register
6.1.6. Uncorrectable Internal Error Mask Register
6.1.7. Correctable Internal Error Status Register
6.1.8. Correctable Internal Error Mask Register
C.1. ebfm_barwr Procedure
C.2. ebfm_barwr_imm Procedure
C.3. ebfm_barrd_wait Procedure
C.4. ebfm_barrd_nowt Procedure
C.5. ebfm_cfgwr_imm_wait Procedure
C.6. ebfm_cfgwr_imm_nowt Procedure
C.7. ebfm_cfgrd_wait Procedure
C.8. ebfm_cfgrd_nowt Procedure
C.9. BFM Configuration Procedures
C.10. BFM Shared Memory Access Procedures
C.11. BFM Log and Message Procedures
C.12. Verilog HDL Formatting Functions
Visible to Intel only — GUID: lbl1466445324499
Ixiasoft
6.1.7. Correctable Internal Error Status Register
Bits |
Register Description |
Reset Value |
Access |
---|---|---|---|
[31:12] |
Reserved. |
0 |
RO |
[11] | Correctable ECC error status for Config RAM. | 0 | RW1CS |
[10] | Correctable ECC error status for Retry Buffer. | 0 | RW1CS |
[9] | Correctable ECC error status for Retry Start of TLP RAM. | 0 | RW1CS |
[8] | Reserved. | 0 | RO |
[7] | Reserved. | 0 | RO |
[6] | Internal Error reported by FPGA. | 0 | RW1CS |
[5] |
Reserved |
0 |
RO |
[4] |
PHY Gen3 SKP Error occurred. Gen3 data pattern contains SKP pattern (8'b10101010) is misinterpreted as a SKP OS and causing erroneous block realignment in the PHY. |
0 |
RW1CS |
[3] | Correctable ECC error status for RX Buffer Header RAM #2. | 0 | RW1CS |
[2] | Correctable ECC error status for RX Buffer Header RAM #1. | 0 | RW1CS |
[1] |
Correctable ECC error status for RX Buffer Data RAM #2. |
0 |
RW1CS |
[0] |
Correctable ECC error status for RX Buffer Data RAM #1. |
0 |
RW1CS |