Visible to Intel only — GUID: cah1510207863130
Ixiasoft
1.1. Stratix® 10 Core Pins
1.2. Stratix® 10 High Bandwidth Memory (HBM) Pins
1.3. H-Tile and L-Tile Pins
1.4. Stratix® 10 E-Tile Pins
1.5. Stratix® 10 P-Tile Pins
1.6. Stratix® 10 Hard Processor System (HPS) Pins
1.7. Power Supply Sharing Guidelines for Stratix® 10 Devices
1.8. Document Revision History for the Stratix® 10 Device Family Pin Connection Guidelines
1.1.1. Clock and PLL Pins
1.1.2. Dedicated Configuration/JTAG Pins
1.1.3. Optional/Dual-Purpose Configuration Pins
1.1.4. 3 V Compatible I/O Pins
1.1.5. 3.3 V I/O Pins
1.1.6. Differential I/O Pins
1.1.7. External Memory Interface Pins
1.1.8. Voltage Sensor Pins
1.1.9. Temperature Sensor Pins
1.1.10. Reference Pins
1.1.11. No Connect and DNU Pins
1.1.12. Power Supply Pins
1.1.13. Secure Device Manager (SDM) Pins
1.1.14. Secure Device Manager (SDM) Optional Signal Pins
1.1.15. Notes to Stratix® 10 Core Pins
1.6.1. HPS Supply Pins
1.6.2. HPS Oscillator Clock Input Pin
1.6.3. HPS JTAG Pins
1.6.4. HPS GPIO Pins
1.6.5. HPS SDMMC Pins
1.6.6. HPS NAND Pins
1.6.7. HPS USB Pins
1.6.8. HPS EMAC Pins
1.6.9. HPS I2C_EMAC and MDIO Pins
1.6.10. HPS I2C Pins
1.6.11. HPS SPI Pins
1.6.12. HPS UART Pins
1.6.13. HPS Trace Pins
1.6.14. Notes to Stratix® 10 HPS Pins
1.7.1. Example 1— Stratix® 10 GX
1.7.2. Example 2— Stratix® 10 GX
1.7.3. Example 3— Stratix® 10 GX (only for the HF35 Package)
1.7.4. Example 4— Stratix® 10 GX (only for the HF35 Package)
1.7.5. Example 5— Stratix® 10 SX (–1V, –2V, and –3V parts)
1.7.6. Example 6— Stratix® 10 SX (–2L and –3X parts)
1.7.7. Example 7— Stratix® 10 SX (–1V, –2V, and –3V parts)
1.7.8. Example 8— Stratix® 10 SX (–2L and –3X parts)
1.7.9. Example 9— Stratix® 10 SX (–1V, –2V, and –3V parts) (only for the HF35 Package)
1.7.10. Example 10— Stratix® 10 SX (–2L and –3X parts) (only for the HF35 Package)
1.7.11. Example 11— Stratix® 10 SX (–1V, –2V, and –3V parts) (only for the HF35 Package)
1.7.12. Example 12— Stratix® 10 SX (–2L and –3X parts) (only for the HF35 Package)
1.7.13. Example 13— Stratix® 10 MX (–1V, –2V, and –3V parts)
1.7.14. Example 14— Stratix® 10 MX (–1V, –2V, and –3V parts)
1.7.15. Example 15— Stratix® 10 MX (E-Tile)
1.7.16. Example 16— Stratix® 10 TX (–1V, –2V, and –3V parts)
1.7.17. Example 17— Stratix® 10 TX (–2L and –3X parts)
1.7.18. Example 18— Stratix® 10 DX (–1V, –2V, and –3V parts)
1.7.19. Example 19— Stratix® 10 GX 10M
1.7.20. Example 20— Stratix® 10 GX 10M
Visible to Intel only — GUID: cah1510207863130
Ixiasoft
1.6.6. HPS NAND Pins
Note: Altera recommends that you create a Quartus® Prime design, enter your device I/O assignments, and compile the design. The Quartus® Prime software checks your pin connections according to I/O assignment and placement rules. The rules differ from one device to another based on device density, package, I/O assignments, voltage assignments, and other factors that are not fully described in this document or the device user guides.
HPS Pin Functions | Pin Description and Connection Guidelines | Pin Type | Valid Assignments (select from one of the groups) | |
---|---|---|---|---|
Group 1 | Group 2 | |||
NAND_ADQ0 | NAND Data Bit 0 | I/O | HPS_IOA_1 | HPS_IOB_1 |
NAND_ADQ1 | NAND Data Bit 1 | I/O | HPS_IOA_2 | HPS_IOB_2 |
NAND_WE_N | NAND Write Enable See Note 11 in Notes to Stratix® 10 HPS Pins. |
Output | HPS_IOA_3 | HPS_IOB_3 |
NAND_RE_N | NAND Read Enable See Note 11 in Notes to Stratix® 10 HPS Pins. |
Output | HPS_IOA_4 | HPS_IOB_4 |
NAND_WP_N | NAND Write Protect | Output | HPS_IOA_5 | HPS_IOB_5 |
NAND_ADQ2 | NAND Data Bit 2 | I/O | HPS_IOA_6 | HPS_IOB_6 |
NAND_ADQ3 | NAND Data Bit 3 | I/O | HPS_IOA_7 | HPS_IOB_7 |
NAND_CLE | NAND Command Latch Enable | Output | HPS_IOA_8 | HPS_IOB_8 |
NAND_ADQ4 | NAND Data Bit 4 | I/O | HPS_IOA_9 | HPS_IOB_9 |
NAND_ADQ5 | NAND Data Bit 5 | I/O | HPS_IOA_10 | HPS_IOB_10 |
NAND_ADQ6 | NAND Data Bit 6 | I/O | HPS_IOA_11 | HPS_IOB_11 |
NAND_ADQ7 | NAND Data Bit 7 | I/O | HPS_IOA_12 | HPS_IOB_12 |
NAND_ALE | NAND Address Latch Enable | Output | HPS_IOA_13 | HPS_IOB_13 |
NAND_RB | NAND Ready/Busy Connect this pin through a pull-up resistor to VCCIO_HPS. For more information of the pull-up resistor value, refer to the NAND flash specification. |
Input | HPS_IOA_14 | HPS_IOB_14 |
NAND_CE_N | NAND Chip Enable See Note 11 in Notes to Stratix® 10 HPS Pins. |
Output | HPS_IOA_15 | HPS_IOB_15 |
NAND_ADQ8 | NAND Data Bit 8 | I/O | HPS_IOA_17 | HPS_IOB_17 |
NAND_ADQ9 | NAND Data Bit 9 | I/O | HPS_IOA_18 | HPS_IOB_18 |
NAND_ADQ10 | NAND Data Bit 10 | I/O | HPS_IOA_19 | HPS_IOB_19 |
NAND_ADQ11 | NAND Data Bit 11 | I/O | HPS_IOA_20 | HPS_IOB_20 |
NAND_ADQ12 | NAND Data Bit 12 | I/O | HPS_IOA_21 | HPS_IOB_21 |
NAND_ADQ13 | NAND Data Bit 13 | I/O | HPS_IOA_22 | HPS_IOB_22 |
NAND_ADQ14 | NAND Data Bit 14 | I/O | HPS_IOA_23 | HPS_IOB_23 |
NAND_ADQ15 | NAND Data Bit 15 | I/O | HPS_IOA_24 | HPS_IOB_24 |