Visible to Intel only — GUID: nmu1738773244784
Ixiasoft
3.1.1. HDMI RX-TX Retransmit With Integrated Transceiver Design Parameters
3.1.2. Integrated Transceiver With Dual Simplex Block Diagram
3.1.3. Integrated Transceiver Without Dual Simplex Block Diagram
3.1.4. Agilex™ 5 HDMI RX-TX Retransmit With Integrated Transceiver Design Example Top Level Common Blocks
3.1.5. Agilex™ 5 HDMI RX-TX Retransmit With Integrated Transceiver Design Example Interface Signals
3.2.1. HDMI RX-TX Retransmit Without Integrated Transceiver Design Parameters
3.2.2. Non-Integrated Transceiver With Dual Simplex Block Diagram
3.2.3. Non-Integrated Transceiver Without Dual Simplex block diagram
3.2.4. Agilex™ 5 HDMI RX-TX Retransmit Without Integrated Transceiver Design Example Top Level Common Blocks
3.2.5. Agilex™ 5 HDMI RX-TX Retransmit Without Integrated Transceiver Design Example Interface Signals
Visible to Intel only — GUID: nmu1738773244784
Ixiasoft
3.2.3. Non-Integrated Transceiver Without Dual Simplex block diagram
For design without Integrated Transceiver, the Transceiver IP is located outside of the HDMI IP. The Transceiver IP is instantiated at the top level module. For this mode, you can change the transceiver setting based on your need. PMA Direct PHY RX and TX are be separated into Simplex IPs. This design variant option is for user with any of the following hardware:
- Daughter card with separate channel for RX and TX
- Custom development kit
You must do your own pin assignments for the design that is generated using this option.
Figure 13. HDMI RX-TX Retransmit Block Diagram (without dual simplex)
