GTS HDMI Intel® FPGA IP Design Example User Guide

ID 823528
Date 3/07/2025
Public
Document Table of Contents

1. GTS HDMI Intel® FPGA IP Design Example Quick Start Guide for Agilex™ 5 Devices

Updated for:
Intel® Quartus® Prime Design Suite 24.3
IP Version 1.0.0
The GTS HDMI Intel® FPGA IP design example for Agilex™ 5 devices features a simulating testbench and a hardware design that supports compilation and hardware testing.
The GTS HDMI Intel® FPGA IP offers the following design examples:
  • HDMI 2.0 Receiver-Transmitter (RX-TX) retransmit design with Transition Minimized Differential Signaling (TMDS) mode on clocked video interface enabled (without Integrated Transceiver).
  • HDMI 2.0 Receiver-Transmitter (RX-TX) retransmit design with Transition Minimized Differential Signaling (TMDS) mode on clocked video interface enabled with Integrated Transceiver.
When you generate a design example, the parameter editor automatically creates the files necessary to simulate, compile, and test the design in hardware.
Figure 1. Development Stages