Visible to Intel only — GUID: eod1727676640081
Ixiasoft
3.1.1. HDMI RX-TX Retransmit With Integrated Transceiver Design Parameters
3.1.2. Integrated Transceiver With Dual Simplex Block Diagram
3.1.3. Integrated Transceiver Without Dual Simplex Block Diagram
3.1.4. Agilex™ 5 HDMI RX-TX Retransmit With Integrated Transceiver Design Example Top Level Common Blocks
3.1.5. Agilex™ 5 HDMI RX-TX Retransmit With Integrated Transceiver Design Example Interface Signals
3.2.1. HDMI RX-TX Retransmit Without Integrated Transceiver Design Parameters
3.2.2. Non-Integrated Transceiver With Dual Simplex Block Diagram
3.2.3. Non-Integrated Transceiver Without Dual Simplex block diagram
3.2.4. Agilex™ 5 HDMI RX-TX Retransmit Without Integrated Transceiver Design Example Top Level Common Blocks
3.2.5. Agilex™ 5 HDMI RX-TX Retransmit Without Integrated Transceiver Design Example Interface Signals
Visible to Intel only — GUID: eod1727676640081
Ixiasoft
1.1. Design Description
The HDMI 2.0 design example in TMDS mode demonstrates one HDMI instance with parallel loopback comprising three RX channels and four TX channels.
Design Example | Data Rate | Channel Mode | Loopback Type |
---|---|---|---|
Agilex™ 5 HDMI RX-TX Retransmit | <6 Gbps (TMDS) | Simplex | Parallel with FIFO buffer |
This design offers the following features:
- Instantiates FIFO buffers to perform a direct HDMI video stream passthrough between the HDMI 2.0 sink and source.
- Comes with HDMI RX and TX instances.
- Includes several debugging features.
- This design variant currently supports only TMDS mode.
- HDMI configuration of 2 pixel-in-parallel in video domain (TMDS).
- EDID passthrough mode only.
- Static rate. The following static rates are supported:
- 5.94G (VIC97: 4kp60)
- 2.97G (VIC95: 4kp30)
- 1.485G (VIC16: 1080p60)
- 0.7425G (VIC4: 720p60)
- 0.27G (VIC2: 480p60)