GTS HDMI Intel® FPGA IP Design Example User Guide

ID 823528
Date 3/07/2025
Public
Document Table of Contents

1.1. Design Description

The HDMI 2.0 design example in TMDS mode demonstrates one HDMI instance with parallel loopback comprising three RX channels and four TX channels.
Table 1.  Supported Rate for HDMI 2.0 Design Example for Agilex™ 5 Devices
Design Example Data Rate Channel Mode Loopback Type
Agilex™ 5 HDMI RX-TX Retransmit <6 Gbps (TMDS) Simplex Parallel with FIFO buffer
This design offers the following features:
  • Instantiates FIFO buffers to perform a direct HDMI video stream passthrough between the HDMI 2.0 sink and source.
  • Comes with HDMI RX and TX instances.
  • Includes several debugging features.
  • This design variant currently supports only TMDS mode.
  • HDMI configuration of 2 pixel-in-parallel in video domain (TMDS).
  • EDID passthrough mode only.
  • Static rate. The following static rates are supported:
    • 5.94G (VIC97: 4kp60)
    • 2.97G (VIC95: 4kp30)
    • 1.485G (VIC16: 1080p60)
    • 0.7425G (VIC4: 720p60)
    • 0.27G (VIC2: 480p60)