GTS HDMI Intel® FPGA IP Design Example User Guide

ID 823528
Date 3/07/2025
Public
Document Table of Contents

3.2.1. HDMI RX-TX Retransmit Without Integrated Transceiver Design Parameters

Use the GTS HDMI Intel FPGA IP parameter editor to customize the design example. Most of the design parameters are available in the IP and Design Example tab of the GTS HDMI Intel FPGA IP parameter editor.

Table 20.  HDMI RX Direction

Parameter

Value

Description

DIRECTION

Transmitter

Determines the selection for HDMI Simplex RTL

SUPPORT DEEP COLOR

0: No deep color

1: Deep color

Determines if the core can encode deep color formats.

SUPPORT AUXILIARY

0: No AUX

1: AUX

Determines if the auxiliary channel encoding is included.

SUPPORT AUDIO

0: No audio

1: Audio

Determines if the core can encode audio.

PIXELS PER CLOCK

2

Supports 2 symbols per clock for Agilex™ 5 devices.

INCLUDE I2C MASTER/SLAVE

0: Disable

1: Enable

Determines if the I2C target block is included.

HDMI21_VARIANT

0: TMDS only

Determines the selection of HDMI variant.

WRAPPER OPTION

0: HDMI only

Determines the Transceiver instantiated inside HDMI IP

Table 21.  HDMI TX Direction

Parameter

Value

Description

DIRECTION

Transmitter

Determines the selection for HDMI Simplex RTL

SUPPORT DEEP COLOR

0: No deep color

1: Deep color

Determines if the core can encode deep color formats.

SUPPORT AUXILIARY

0: No AUX

1: AUX

Determines if the auxiliary channel encoding is included.

SUPPORT AUDIO

0: No audio

1: Audio

Determines if the core can encode audio.

PIXELS PER CLOCK

2

Supports 2 symbols per clock for Intel Agilex 5 devices.

INCLUDE I2C MASTER/SLAVE

0: Disable

1: Enable

Determines if the I2C target block is included.

HDMI21_VARIANT

0: TMDS only

Determines the selection of HDMI variant.

WRAPPER OPTION

0: HDMI only

Determines the Transceiver is not instantiated inside HDMI IP

Table 22.  Design Example Parameters

Parameter

Value

Description

Available Design Example

Select Design

1: Agilex 5 HDMI RX-TX Retransmit without integrated Transceiver

Select the design example to be generated. The generated design example has pre-configured parameter settings. It does not follow user settings.

Enable Dual Simplex 0: Disable, 1: Enable

Determines if the design generated includes a dual simplex group

Design Example Files

Simulation

On, Off

Turn on this option to generate the necessary files for the simulation testbench.

Note: Design example simulation is not supported if Include I2C is selected.

Note: Design example simulation is not supported if Without Dual Simplex option is selected.

Synthesis

On, Off

Turn on this option to generate the necessary files for Intel Quartus Prime compilation and hardware demonstration.

Generated HDL Format

Generate File Format

Verilog, VHDL

Select your preferred HDL format for the generated design example fileset.

Note: This option only determines the format for the generated top level IP files. All other files (e.g. example testbenches and top level files for hardware demonstration) are in Verilog HDL format.

Target Development Kit

Select Board

No Development Kit

Agilex™ 5 FPGA Development Kit

Select the board for the targeted design example.

  • No Development Kit

    This option excludes all hardware aspects for the design example. The IP core sets all pin assignments to virtual pins.

  • Agilex™ 5 FPGA Development Kit

    This option automatically selects the project's target device to match the device on this development kit (A5ED065BB32AE6SR0). You may change the target device using the Change Target Device parameter if your board revision has a different device variant. The IP core sets all pin assignments according to the development kit.

Target Device

Change Target Device

On, Off

Turn on this option and select the preferred device variant for the development kit.

Figure 10. GUI Parameter SettingsWhen you select HDMI only in the Wrapper Option field, the Quartus® Prime IP Catalog GUI shows additional fields. These additional fields are highlighted here by red boxes.