LVDS SERDES User Guide: Agilex™ 5 FPGAs and SoCs

ID 813929
Date 10/07/2024
Public
Document Table of Contents

2. Agilex™ 5 LVDS SERDES Architecture

Each HSIO bank in Agilex™ 5 devices consists of two sub-banks. Each sub-bank contains its own VCCIO_PIO, PLL, dynamic phase alignment (DPA), and SERDES circuitry blocks.

You can configure each SERDES channel as a transmitter or a receiver.

Table 2.  Differential Pairs and Channel Mode Support in Each Bank and Sub-BankThis table lists the number of SERDES channels supported. Refer to the device pin-out files for the exact location of the SERDES and Soft-CDR pins.
Total Transmitter or Receiver Pairs Per Bank Channel Mode Maximum Pairs Per Sub-Bank

Top Index Sub-Bank

Bottom Index Sub-Bank

472

Transmitter 24 24
DPA 24 24
Non-DPA 24 24
Soft-CDR 4 8
2 One LVDS SERDES pair is used for the reference clock.