1G/2.5G/5G/10G Multirate Ethernet PHY Intel® FPGA IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 813667
Date 7/08/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

1. About the 1G/2.5G/5G/10G Multirate Ethernet PHY Intel® FPGA IP for Agilex™ 5 Devices

Updated for:
Intel® Quartus® Prime Design Suite 24.2
IP Version 3.0.0

The 1G/2.5G/5G/10G Multirate Ethernet PHY Intel® FPGA IP for Agilex™ 5 devices implements the Ethernet protocol as defined in the IEEE 802.3 2018 standard. It consists of a physical coding sublayer (PCS) and an embedded physical media attachment (PMA). The IP leverages GTS Ethernet Hard IP transceiver for serial transmission with soft logic added to implement interface to MAC.

Note: Device support for Agilex™ 5 D-Series FPGAs and SoCs in the Quartus® Prime Pro Edition software version 24.2 is restricted. To enable D-Series device support in your instance of the Quartus® Prime Pro Edition software, contact your regional Altera sales representative.