1G/2.5G/5G/10G Multirate Ethernet PHY Intel® FPGA IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 813667
Date 7/08/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

8. Document Revision History for the 1G/2.5G/5G/10G Multirate Ethernet PHY Intel® FPGA IP User Guide: Agilex™ 5 FPGAs and SoCs

Document Version Quartus® Prime Version IP Version Changes
2024.07.08 24.2 3.0.0
  • Added a note about Agilex™ 5 D-Series FPGAs and SoCs support in the About the 1G/2.5G/5G/10G Multirate Ethernet PHY Intel® FPGA IP for Agilex™ 5 Devices topic.
  • Updated 1G/2.5G/5G/10G Multirate Ethernet PHY Interface with Agilex™ 5 Reference and System PLL Clocks IP figure in the Adding the Agilex 5 Reference and System PLL IP topic.
  • Added Analog Parameter topic.
  • Updated Interface Signals figure.
  • Updated description for latency_sclk signal in Clock Signals table.
  • Updated XGMII Signals table to add information about xgmii_tx_latency and xgmii_rx_latency signal.
  • Updated PHY Registers table to include PTP registers information.
2024.04.01 24.1 2.1.0 Initial public release.