Visible to Intel only — GUID: gpx1694011993433
Ixiasoft
Visible to Intel only — GUID: gpx1694011993433
Ixiasoft
3.3. Overall Bandwidth for NoC Systems
While planning for your system resources and overall bandwidth, you must estimate these factors for each individual component. This early estimation of bandwidth helps determine the resources required from the hard memory NoC, and allows you to consider whether additional features (like use of fabric NoC) may be appropriate for your situation.
Example of Overall Bandwidth for DDR5 System shows the distribution of bandwidth across different components for a DDR5 memory solution that uses the NoC. In this example, the clock scheme is symmetric clocking without use of the fabric NoC. The memory IP is DDR5 x32 at -2 speed grade. The DDR5 target has a direct connection to the initiator via the horizontal NoC. This connection means there is no bandwidth impact on horizontal NoC links.
The following notes apply to Example of Overall Bandwidth for DDR5 System:
- (1)—refer to HBM2E Controller Efficiency Preliminary Data.
- (2)—refer to Horizontal NoC Ideal Bandwidth.
- (3)—refer to Initiator Frequency Across Device Speed Grade and Clocking