Visible to Intel only — GUID: ujt1683045148023
Ixiasoft
1. About This Document
2. Agilex™ 5 E-Series Intel® Simics® Virtual Platforms
3. Agilex™ 5 E-Series Virtual Platform Component Intel® Simics® Models
4. Running a Simulation with the Agilex™ 5 E-Series HPS Model
5. Supported Use Cases
6. Troubleshooting Issues When Migrating Software from Intel® Simics® to Hardware
A. Document Revision History
2.1.3.1. Boot-To-Operating System Prompt
2.1.3.2. Basic Ethernet
2.1.3.3. CPU Power-On and Boot Core Selection
2.1.3.4. Reset Flow
2.1.3.5. General Purpose I/O (GPIO) Loopback
2.1.3.6. USB Disks Hot-Plug Support
2.1.3.7. On-Chip Memory IP FPGA Fabric Example Design
2.1.3.8. FPGA-to-HPS Bridges
2.1.3.9. Exercising Peripheral Subsystem in FPGA Fabric Design
2.1.3.10. USB Controller Host/Device Mode Configuration
2.1.3.11. B0 Silicon Features Selection
Visible to Intel only — GUID: ujt1683045148023
Ixiasoft
3.1.1. Agilex™ 5 E-Series HPS Intel® Simics® Model Architecture
The Agilex™ 5 E-Series HPS Intel® Simics® model architecture follows the same functional subsystem organization as the real hardware. The following subsystems are integrated into the Intel® Simics® model of the Agilex™ 5 E-Series HPS:
- PSS Subsystem
- APS Subsystem
- MPFE
- Bridges between FPGA and HPS
The following block diagram shows how subsystems are organized in the Agilex™ 5 E-Series HPS Intel® Simics® model:
Figure 9. Agilex™ 5 E-Series HPS Intel® Simics® Model Subsystems