AN 307: Intel® FPGA Design Flow for Xilinx* Users

ID 683562
Date 2/25/2022
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4.4. Setting Up the Simulation Environment

Intel® Quartus® Prime Pro Edition software supports RTL and gate-level design simulation in the EDA simulators listed in the table. Unless you use a simulator specific to Xilinx* , the simulation environment in the Intel® Quartus® Prime Pro Edition is similar. The Xilinx* environment also supports all the following EDA simulators:

Table 63.  Supported Simulators
Simulation Tools Version
Aldec* Active-HDL* 13.0 (Windows* only)

Aldec* Riviera-PRO*

2021.10
Cadence* Xcelium* Parallel Logic Simulation 21.09.003 (Linux* only)

Questa*-Intel® FPGA Edition

2022.1

Siemens* EDA Questa* Advanced Simulator

2021.4

Synopsys* VCS* and VCS* MX

S-2021.09-1 (Linux* only)

For more information about Questa* Intel® FPGA Edition software refer to the Questa-Intel FPGA Edition Software page of the Intel FPGA website.