Visible to Intel only — GUID: vbc1697540766328
Ixiasoft
1. About the Video and Vision Processing Suite
2. Getting Started with the Video and Vision Processing IPs
3. Video and Vision Processing IPs Functional Description
4. Video and Vision Processing IP Interfaces
5. Video and Vision Processing IP Registers
6. Video and Vision Processing IPs Software Programming Model
7. Protocol Converter Intel® FPGA IP
8. 1D LUT Intel® FPGA IP
9. 3D LUT Intel® FPGA IP
10. AXI-Stream Broadcaster Intel® FPGA IP
11. Bits per Color Sample Adapter Intel FPGA IP
12. Black Level Correction Intel® FPGA IP
13. Black Level Statistics Intel® FPGA IP
14. Chroma Key Intel® FPGA IP
15. Chroma Resampler Intel® FPGA IP
16. Clipper Intel® FPGA IP
17. Clocked Video Input Intel® FPGA IP
18. Clocked Video to Full-Raster Converter Intel® FPGA IP
19. Clocked Video Output Intel® FPGA IP
20. Color Plane Manager Intel® FPGA IP
21. Color Space Converter Intel® FPGA IP
22. Defective Pixel Correction Intel® FPGA IP
23. Deinterlacer Intel® FPGA IP
24. Demosaic Intel® FPGA IP
25. FIR Filter Intel® FPGA IP
26. Frame Cleaner Intel® FPGA IP
27. Full-Raster to Clocked Video Converter Intel® FPGA IP
28. Full-Raster to Streaming Converter Intel® FPGA IP
29. Genlock Controller Intel® FPGA IP
30. Generic Crosspoint Intel® FPGA IP
31. Genlock Signal Router Intel® FPGA IP
32. Guard Bands Intel® FPGA IP
33. Histogram Statistics Intel® FPGA IP
34. Interlacer Intel® FPGA IP
35. Mixer Intel® FPGA IP
36. Pixels in Parallel Converter Intel® FPGA IP
37. Scaler Intel® FPGA IP
38. Stream Cleaner Intel® FPGA IP
39. Switch Intel® FPGA IP
40. Tone Mapping Operator Intel® FPGA IP
41. Test Pattern Generator Intel® FPGA IP
42. Unsharp Mask Intel® FPGA IP
43. Video and Vision Monitor Intel FPGA IP
44. Video Frame Buffer Intel® FPGA IP
45. Video Frame Reader Intel FPGA IP
46. Video Frame Writer Intel FPGA IP
47. Video Streaming FIFO Intel® FPGA IP
48. Video Timing Generator Intel® FPGA IP
49. Vignette Correction Intel® FPGA IP
50. Warp Intel® FPGA IP
51. White Balance Correction Intel® FPGA IP
52. White Balance Statistics Intel® FPGA IP
53. Design Security
54. Document Revision History for Video and Vision Processing Suite User Guide
29.4.1. Achieving Genlock Controller Free Running (for Initialization or from Lock to Reference Clock N)
29.4.2. Locking to Reference Clock N (from Genlock Controller IP free running)
29.4.3. Setting the VCXO hold over
29.4.4. Restarting the Genlock Controller IP
29.4.5. Locking to Reference Clock N New (from Locking to Reference Clock N Old)
29.4.6. Changing to Reference Clock or VCXO Base Frequencies (switch between p50 and p59.94 video formats and vice-versa)
29.4.7. Disturbing a Reference Clock (a cable pull)
Visible to Intel only — GUID: vbc1697540766328
Ixiasoft
49.2. Vignette Correction IP Parameters
The IP offers run-time and compile-time parameters.
Parameter | Values | Description |
---|---|---|
Video Data Format | ||
Lite mode | On | The IP only supports lite mode |
Input bits per color sample | 8 to 16 | Select the number of input bits per color sample. |
Output bits per color sample | 8 to 16 | Select the number of output bits per color sample. |
CFA enable | On or off | Turn on to support 2x2 color filter array mapped to 1 color plane per pixel. Turn off to support simple 1 color plane and multiple color panes per pixel. |
Number of color planes processed per pixel | 1 to 4 | Number of color planes processed per pixel. When CFA enable is on, this parameter is 1. Otherwise, you may select any valid value within the range. |
Number of pixels in parallel | 1, 2, 4, or 8 | Select the number of pixels in parallel. |
Maximum Frame Size | ||
Maximum field height | 1k, 2k, 4k, 8k, 16k | Specify the maximum height of incoming frames |
Maximum field width | 2k, 4k, 8k, 16k | Specify the maximum width of incoming frames |
Control Parameters | ||
Maximum number of correction mesh points | 1024, 2048, 4096 | Limits the maximum number of correction mesh points. The IP supports arbitrary V x H rectangular correction meshes, where valid values of V and H range from 8 to 512 in 1 step increments. You must set this parameter to more than or equal to the mesh size V x H you intend to use. You program the values of V and H during runtime via the control interface. |
Independent color plane correction mesh gain coefficients | On or Off | Turn on to for independent coefficient meshes for each color channel when CFA enable is on or off. All color channels share a single set of mesh coefficients when off. |
General | ||
Pipeline ready signal | On or off | Turn on to add extra pipeline registers to the AXI4-S tready signals |
Separate clock for control interface | On or off | Turn on for a separate clock for the control agent interface |
Debug features | On or off | Turn on to read back frame information registers and debugging information registers via the control agent interface. |
Figure 124. Vignette Correction IP GUI