Visible to Intel only — GUID: jbr1443197641054
Ixiasoft
1.1. Compilation Overview
1.2. Design Analysis & Elaboration
1.3. Design Synthesis
1.4. Design Place and Route
1.5. Incremental Optimization Flow
1.6. Fast Forward Compilation Flow
1.7. Full Compilation Flow
1.8. HSSI Dual Simplex IP Generation Flow
1.9. Exporting Compilation Results
1.10. Clearing Compilation Results
1.11. Integrating Other EDA Tools
1.12. Compiler Optimization Techniques
1.13. Compilation Monitoring Mode
1.14. Viewing Quartus Database File Information
1.15. Understanding the Design Netlist Infrastructure
1.16. Using Synopsys* Design Constraint (SDC) on RTL Files
1.17. Using the Node Finder
1.18. Synthesis Language Support
1.19. Synthesis Settings Reference
1.20. Fitter Settings Reference
1.21. Design Compilation Revision History
2.1. Factors Affecting Compilation Results
2.2. Strategies to Reduce the Overall Compilation Time
2.3. Reducing Synthesis Time
2.4. Reducing Placement Time
2.5. Reducing Routing Time
2.6. Reducing Static Timing Analysis Time
2.7. Setting Process Priority
2.8. Reducing Compilation Time Revision History
Visible to Intel only — GUID: jbr1443197641054
Ixiasoft
1. Design Compilation
The Quartus® Prime Compiler synthesizes, places, and routes your design before generating device programming files. The Compiler supports a variety of high-level, HDL, and schematic design entry methods. The modules of the Compiler include IP Generation, Analysis & Synthesis, Fitter, Timing Analyzer, and Assembler.
Compilation Dashboard
The Quartus® Prime Pro Edition version of the Compiler supports these advanced features:
- Supports Agilex™ 7, Agilex™ 5, Stratix® 10, Arria® 10, and Cyclone® 10 GX devices.
- Incremental Fitter optimization—analyze and optimize after each Fitter stage to maximize performance and shorten total compilation time.
- Hyper-Aware Design Flow—use Hyper-Retiming and Fast Forward compilation for the highest performance in Stratix® 10 and all Agilex™ family devices.
- Partial Reconfiguration—dynamic reconfiguration of a portion of the FPGA, while the remaining FPGA continues to function.
- Block-Based Design Flows—preservation and reuse of design blocks.
Section Content
Compilation Overview
Design Analysis & Elaboration
Design Synthesis
Design Place and Route
Incremental Optimization Flow
Fast Forward Compilation Flow
Full Compilation Flow
HSSI Dual Simplex IP Generation Flow
Exporting Compilation Results
Clearing Compilation Results
Integrating Other EDA Tools
Compiler Optimization Techniques
Compilation Monitoring Mode
Viewing Quartus Database File Information
Understanding the Design Netlist Infrastructure
Using Synopsys* Design Constraint (SDC) on RTL Files
Using the Node Finder
Synthesis Language Support
Synthesis Settings Reference
Fitter Settings Reference
Design Compilation Revision History