Visible to Intel only — GUID: jwt1698872386831
Ixiasoft
1.1. Compilation Overview
1.2. Design Analysis & Elaboration
1.3. Design Synthesis
1.4. Design Place and Route
1.5. Incremental Optimization Flow
1.6. Fast Forward Compilation Flow
1.7. Full Compilation Flow
1.8. HSSI Dual Simplex IP Generation Flow
1.9. Exporting Compilation Results
1.10. Clearing Compilation Results
1.11. Integrating Other EDA Tools
1.12. Compiler Optimization Techniques
1.13. Compilation Monitoring Mode
1.14. Viewing Quartus Database File Information
1.15. Understanding the Design Netlist Infrastructure
1.16. Using Synopsys* Design Constraint (SDC) on RTL Files
1.17. Using the Node Finder
1.18. Synthesis Language Support
1.19. Synthesis Settings Reference
1.20. Fitter Settings Reference
1.21. Design Compilation Revision History
2.1. Factors Affecting Compilation Results
2.2. Strategies to Reduce the Overall Compilation Time
2.3. Reducing Synthesis Time
2.4. Reducing Placement Time
2.5. Reducing Routing Time
2.6. Reducing Static Timing Analysis Time
2.7. Setting Process Priority
2.8. Reducing Compilation Time Revision History
Visible to Intel only — GUID: jwt1698872386831
Ixiasoft
2.2.1. Compilation on a Compute Farm
If you want to run Quartus® Prime Pro Edition compiles on a compute farm, use the Design Space Explorer II or manually submit jobs with your regular job submission commands.
For Design Space Explorer II, refer to the following topics:
- Design Space Explorer II Tool
- Using Design Space Explorer
- Optimize Settings with Design Space Explorer II
- Optimize Settings with Project Revisions
- Design Space Explorer II Computing Resources
- Design Space Explorer II Optimization Parameters
- Design Space Explorer II Result Management
- Running Design Space Explorer II
- How to Set Up a Remote Farm Machine in the Design Space Explorer II
Refer to the command-line commands in the Quartus® Prime Pro Edition User Guide: Scripting to run a Quartus compilation.