Visible to Intel only — GUID: mcn1441766910457
Ixiasoft
Single-Ended I/O Standards Specifications
Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications
Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications
Differential SSTL I/O Standards Specifications
Differential HSTL and HSUL I/O Standards Specifications
Differential I/O Standards Specifications
High-Speed I/O Specifications
DPA Lock Time Specifications
LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specifications
Memory Standards Supported by the Hard Memory Controller
Memory Standards Supported by the Soft Memory Controller
Memory Standards Supported by the HPS Hard Memory Controller
DLL Range Specifications
Memory Output Clock Jitter Specifications
Performance Specifications of the HBM2 Interface in Intel® Stratix® 10 MX, NX, and DX 2100 Devices
HBM2 Interface Performance
OCT Calibration Block Specifications
HPS Clock Performance
HPS Internal Oscillator Frequency
HPS PLL Specifications
HPS Cold Reset
HPS SPI Timing Characteristics
HPS SD/MMC Timing Characteristics
HPS USB UPLI Timing Characteristics
HPS Ethernet Media Access Controller (EMAC) Timing Characteristics
HPS I2C Timing Characteristics
HPS NAND Timing Characteristics
HPS Trace Timing Characteristics
HPS GPIO Interface
HPS JTAG Timing Characteristics
HPS Programmable I/O Timing Characteristics
Visible to Intel only — GUID: mcn1441766910457
Ixiasoft
DSP Block Specifications
Mode | Performance | Unit | ||
---|---|---|---|---|
–E1V, –I1V | –E2V, –E2L, –I2V, –I2L, –C2L | –E3V, –E3X, –I3V, –I3X | ||
Fixed-point 18 × 19 multiplication mode | 1,000 | 771 | 667 | MHz |
Fixed-point 27 × 27 multiplication mode 52 | 1,000 | 771 | 667 | MHz |
Fixed-point 18 × 18 multiplier adder mode 52 | 1,000 | 771 | 667 | MHz |
Fixed-point 18 × 18 multiplier adder summed with 36-bit input mode 52 | 1,000 | 771 | 667 | MHz |
Fixed-point 18 × 19 systolic mode | 1,000 | 771 | 667 | MHz |
Complex 18 × 19 multiplication mode | 1,000 | 771 | 667 | MHz |
Floating point multiplication mode | 750 | 579 | 500 | MHz |
Floating point adder or subtract mode | 750 | 579 | 500 | MHz |
Floating point multiplier adder or subtract mode | 750 | 579 | 500 | MHz |
Floating point multiplier accumulate mode | 750 | 579 | 500 | MHz |
Floating point vector one mode | 750 | 579 | 500 | MHz |
Floating point vector two mode | 750 | 579 | 500 | MHz |
52 When chainin or chainout is enabled, the performance specifications for the following speed grades are as follows:
- –E1V and –I1V: 750 MHz
- –E2V, –E2L, –I2V, –I2L, and –C2L: 578 MHz
- –E3V, –E3X, –I3V, and –I3X: 507 MHz