Visible to Intel only — GUID: bhc1455592826240
Ixiasoft
1.1. JESD204B Design Example Quick Start Guide
1.2. Supported Configurations
1.3. Generic Design Example
1.4. Presets
1.5. Selecting and Generating the Design Example
1.6. Design Example with RTL State Machine Control Unit
1.7. JESD204B Intel® FPGA IP Design Example User Guide Document Archives
1.8. Document Revision History for the JESD204B Intel® FPGA IP Design Example User Guide
Visible to Intel only — GUID: bhc1455592826240
Ixiasoft
1.1.4. Compiling and Testing the Design
The JESD204B IP Core parameter editor allows you to compile and run the design example on a target development kit.
Follow these steps to compile and test the design in hardware:
- Launch the Quartus® Prime software and compile the design (Processing> Start Compilation).
The timing constraints for the design example and the design components are automatically loaded during compilation.
- Connect the development board to the host computer.
- Configure the FPGA on the development board using the generated .sof file (Tools> Programmer).
The Quartus® Prime version 15.1 only supports programming file generation for Arria 10 engineering devices. For more information on support for Arria 10 production devices, contact Intel.