Visible to Intel only — GUID: jlk1726017711902
Ixiasoft
1. About the External Memory Interfaces Agilex™ 5 FPGA IP
2. Agilex™ 5 FPGA EMIF IP – Introduction
3. Agilex™ 5 FPGA EMIF IP – Product Architecture
4. Agilex™ 5 FPGA EMIF IP – End-User Signals
5. Agilex™ 5 FPGA EMIF IP – Simulating Memory IP
6. Agilex™ 5 FPGA EMIF IP - DDR4 Support
7. Agilex™ 5 FPGA EMIF IP - DDR5 Support
8. Agilex™ 5 FPGA EMIF IP - LPDDR4 Support
9. Agilex™ 5 FPGA EMIF IP - LPDDR5 Support
10. Agilex™ 5 FPGA EMIF IP – Timing Closure
11. Agilex™ 5 FPGA EMIF IP – Controller Optimization
12. Agilex™ 5 FPGA EMIF IP – Debugging
13. Agilex™ 5 FPGA EMIF IP - Mailbox Support
14. Document Revision History for External Memory Interfaces (EMIF) IP User Guide
3.2.1. Agilex™ 5 EMIF Architecture: I/O Subsystem
3.2.2. Agilex™ 5 EMIF Architecture: I/O SSM
3.2.3. Agilex™ 5 EMIF Architecture: HSIO Bank
3.2.4. Agilex™ 5 EMIF Architecture: I/O Lane
3.2.5. Agilex™ 5 EMIF Architecture: Input DQS Clock Tree
3.2.6. Agilex™ 5 EMIF Architecture: PHY Clock Tree
3.2.7. Agilex™ 5 EMIF Architecture: PLL Reference Clock Networks
3.2.8. Agilex™ 5 EMIF Architecture: Clock Phase Alignment
3.2.9. User Clock in Different Core Access Modes
4.1. IP Interfaces for External Memory Interfaces (EMIF) IP - DDR4 Component
4.2. IP Interfaces for External Memory Interfaces (EMIF) IP - DDR4 DIMM
4.3. IP Interfaces for External Memory Interfaces (EMIF) IP - DDR5 Component
4.4. IP Interfaces for External Memory Interfaces (EMIF) IP - DDR5 DIMM
4.5. IP Interfaces for External Memory Interfaces (EMIF) IP - LPDDR4
4.6. IP Interfaces for External Memory Interfaces (EMIF) IP - LPDDR5
4.1.1. s0_axi4_clock_in for External Memory Interfaces (EMIF) IP - DDR4 Component
4.1.2. s0_axi4_ctrl_ready for External Memory Interfaces (EMIF) IP - DDR4 Component
4.1.3. core_init_n for External Memory Interfaces (EMIF) IP - DDR4 Component
4.1.4. s0_axi4 for External Memory Interfaces (EMIF) IP - DDR4 Component
4.1.5. s0_axi4lite_clock for External Memory Interfaces (EMIF) IP - DDR4 Component
4.1.6. s0_axi4lite_reset_n for External Memory Interfaces (EMIF) IP - DDR4 Component
4.1.7. s0_axi4lite for External Memory Interfaces (EMIF) IP - DDR4 Component
4.1.8. mem_0 for External Memory Interfaces (EMIF) IP - DDR4 Component
4.1.9. mem_ck_0 for External Memory Interfaces (EMIF) IP - DDR4 Component
4.1.10. mem_reset_n for External Memory Interfaces (EMIF) IP - DDR4 Component
4.1.11. oct_0 for External Memory Interfaces (EMIF) IP - DDR4 Component
4.1.12. ref_clk for External Memory Interfaces (EMIF) IP - DDR4 Component
4.2.1. s0_axi4_clock_out for External Memory Interfaces (EMIF) IP - DDR4 DIMM
4.2.2. s0_axi4_ctrl_ready for External Memory Interfaces (EMIF) IP - DDR4 DIMM
4.2.3. core_init_n for External Memory Interfaces (EMIF) IP - DDR4 DIMM
4.2.4. s0_axi4 for External Memory Interfaces (EMIF) IP - DDR4 DIMM
4.2.5. s0_axi4lite_clock for External Memory Interfaces (EMIF) IP - DDR4 DIMM
4.2.6. s0_axi4lite_reset_n for External Memory Interfaces (EMIF) IP - DDR4 DIMM
4.2.7. s0_axi4lite for External Memory Interfaces (EMIF) IP - DDR4 DIMM
4.2.8. mem_0 for External Memory Interfaces (EMIF) IP - DDR4 DIMM
4.2.9. mem_ck_0 for External Memory Interfaces (EMIF) IP - DDR4 DIMM
4.2.10. mem_reset_n for External Memory Interfaces (EMIF) IP - DDR4 DIMM
4.2.11. oct_0 for External Memory Interfaces (EMIF) IP - DDR4 DIMM
4.2.12. ref_clk for External Memory Interfaces (EMIF) IP - DDR4 DIMM
4.3.1. s0_axi4_clock_in for External Memory Interfaces (EMIF) IP - DDR5 Component
4.3.2. s0_axi4_ctrl_ready for External Memory Interfaces (EMIF) IP - DDR5 Component
4.3.3. core_init_n for External Memory Interfaces (EMIF) IP - DDR5 Component
4.3.4. s0_axi4 for External Memory Interfaces (EMIF) IP - DDR5 Component
4.3.5. s0_axi4lite_clock for External Memory Interfaces (EMIF) IP - DDR5 Component
4.3.6. s0_axi4lite_reset_n for External Memory Interfaces (EMIF) IP - DDR5 Component
4.3.7. s0_axi4lite for External Memory Interfaces (EMIF) IP - DDR5 Component
4.3.8. mem_0 for External Memory Interfaces (EMIF) IP - DDR5 Component
4.3.9. mem_ck_0 for External Memory Interfaces (EMIF) IP - DDR5 Component
4.3.10. mem_reset_n_0 for External Memory Interfaces (EMIF) IP - DDR5 Component
4.3.11. oct_0 for External Memory Interfaces (EMIF) IP - DDR5 Component
4.3.12. ref_clk for External Memory Interfaces (EMIF) IP - DDR5 Component
4.4.1. s0_axi4_ctrl_ready for External Memory Interfaces (EMIF) IP - DDR5 DIMM
4.4.2. s1_axi4_ctrl_ready for External Memory Interfaces (EMIF) IP - DDR5 DIMM
4.4.3. s0_axi4_clock_in for External Memory Interfaces (EMIF) IP - DDR5 DIMM
4.4.4. core_init_n for External Memory Interfaces (EMIF) IP - DDR5 DIMM
4.4.5. s0_axi4 for External Memory Interfaces (EMIF) IP - DDR5 DIMM
4.4.6. s1_axi4 for External Memory Interfaces (EMIF) IP - DDR5 DIMM
4.4.7. s0_axi4lite_clock for External Memory Interfaces (EMIF) IP - DDR5 DIMM
4.4.8. s0_axi4lite_reset_n for External Memory Interfaces (EMIF) IP - DDR5 DIMM
4.4.9. s0_axi4lite for External Memory Interfaces (EMIF) IP - DDR5 DIMM
4.4.10. s1_axi4lite_clock for External Memory Interfaces (EMIF) IP - DDR5 DIMM
4.4.11. s1_axi4lite_reset_n for External Memory Interfaces (EMIF) IP - DDR5 DIMM
4.4.12. s1_axi4lite for External Memory Interfaces (EMIF) IP - DDR5 DIMM
4.4.13. mem_0 for External Memory Interfaces (EMIF) IP - DDR5 DIMM
4.4.14. mem_1 for External Memory Interfaces (EMIF) IP - DDR5 DIMM
4.4.15. mem_reset_n for External Memory Interfaces (EMIF) IP - DDR5 DIMM
4.4.16. mem_ck_0 for External Memory Interfaces (EMIF) IP - DDR5 DIMM
4.4.17. mem_ck_1 for External Memory Interfaces (EMIF) IP - DDR5 DIMM
4.4.18. mem_i3c for External Memory Interfaces (EMIF) IP - DDR5 DIMM
4.4.19. oct_0 for External Memory Interfaces (EMIF) IP - DDR5 DIMM
4.4.20. oct_1 for External Memory Interfaces (EMIF) IP - DDR5 DIMM
4.4.21. ref_clk for External Memory Interfaces (EMIF) IP - DDR5 DIMM
4.5.1. s0_axi4_clock_in for External Memory Interfaces (EMIF) IP - LPDDR4
4.5.2. core_init_n for External Memory Interfaces (EMIF) IP - LPDDR4
4.5.3. s0_axi4_ctrl_ready for External Memory Interfaces (EMIF) IP - LPDDR4
4.5.4. s0_axi4 for External Memory Interfaces (EMIF) IP - LPDDR4
4.5.5. s1_axi4 for External Memory Interfaces (EMIF) IP - LPDDR4
4.5.6. s0_axi4lite_clock for External Memory Interfaces (EMIF) IP - LPDDR4
4.5.7. s0_axi4lite_reset_n for External Memory Interfaces (EMIF) IP - LPDDR4
4.5.8. s0_axi4lite for External Memory Interfaces (EMIF) IP - LPDDR4
4.5.9. mem_0 for External Memory Interfaces (EMIF) IP - LPDDR4
4.5.10. mem_ck_0 for External Memory Interfaces (EMIF) IP - LPDDR4
4.5.11. mem_1 for External Memory Interfaces (EMIF) IP - LPDDR4
4.5.12. mem_ck_1 for External Memory Interfaces (EMIF) IP - LPDDR4
4.5.13. mem_reset_n for External Memory Interfaces (EMIF) IP - LPDDR4
4.5.14. oct_0 for External Memory Interfaces (EMIF) IP - LPDDR4
4.5.15. oct_1 for External Memory Interfaces (EMIF) IP - LPDDR4
4.5.16. ref_clk for External Memory Interfaces (EMIF) IP - LPDDR4
4.6.1. s0_axi4_clock_in for External Memory Interfaces (EMIF) IP - LPDDR5
4.6.2. core_init_n for External Memory Interfaces (EMIF) IP - LPDDR5
4.6.3. s0_axi4_ctrl_ready for External Memory Interfaces (EMIF) IP - LPDDR5
4.6.4. s0_axi4 for External Memory Interfaces (EMIF) IP - LPDDR5
4.6.5. s1_axi4 for External Memory Interfaces (EMIF) IP - LPDDR5
4.6.6. s0_axi4lite_clock for External Memory Interfaces (EMIF) IP - LPDDR5
4.6.7. s0_axi4lite_reset_n for External Memory Interfaces (EMIF) IP - LPDDR5
4.6.8. s0_axi4lite for External Memory Interfaces (EMIF) IP - LPDDR5
4.6.9. mem_0 for External Memory Interfaces (EMIF) IP - LPDDR5
4.6.10. mem_ck_0 for External Memory Interfaces (EMIF) IP - LPDDR5
4.6.11. mem_1 for External Memory Interfaces (EMIF) IP - LPDDR5
4.6.12. mem_ck_1 for External Memory Interfaces (EMIF) IP - LPDDR5
4.6.13. mem_reset_n for External Memory Interfaces (EMIF) IP - LPDDR5
4.6.14. oct_0 for External Memory Interfaces (EMIF) IP - LPDDR5
4.6.15. oct_1 for External Memory Interfaces (EMIF) IP - LPDDR5
4.6.16. ref_clk for External Memory Interfaces (EMIF) IP - LPDDR5
6.3.3.1. Address and Command Pin Placement for DDR4
6.3.3.2. DDR4 Data Width Mapping
6.3.3.3. General Guidelines
6.3.3.4. x4 DIMM Implementation
6.3.3.5. Specific Pin Connection Requirements
6.3.3.6. Command and Address Signals
6.3.3.7. Clock Signals
6.3.3.8. Data, Data Strobes, DM/DBI, and Optional ECC Signals
12.1. Interface Configuration Performance Issues
12.2. Functional Issue Evaluation
12.3. Timing Issue Characteristics
12.4. Verifying Memory IP Using the Signal Tap Logic Analyzer
12.5. Debugging with the External Memory Interface Debug Toolkit
12.6. Generating Traffic with the Test Engine IP
12.7. Guidelines for Developing HDL for Traffic Generator
12.8. Guidelines for Traffic Generator Status Check
12.9. Hardware Debugging Guidelines
12.10. Create a Simplified Design that Demonstrates the Same Issue
12.11. Measure Power Distribution Network
12.12. Measure Signal Integrity and Setup and Hold Margin
12.13. Vary Voltage
12.14. Operate at a Lower Speed
12.15. Determine Whether the Issue Exists in Previous Versions of Software
12.16. Determine Whether the Issue Exists in the Current Version of Software
12.17. Try A Different PCB
12.18. Try Other Configurations
12.19. Debugging Checklist
12.20. Categorizing Hardware Issues
12.21. Signal Integrity Issues
12.22. Characteristics of Signal Integrity Issues
12.23. Evaluating Signal Integrity Issues
12.24. Skew
12.25. Crosstalk
12.26. Power System
12.27. Clock Signals
12.28. Address and Command Signals
12.29. Read Data Valid Window and Eye Diagram
12.30. Write Data Valid Window and Eye Diagram
12.31. Hardware and Calibration Issues
12.32. Memory Timing Parameter Evaluation
12.33. Verify that the Board Has the Correct Memory Component or DIMM Installed
Visible to Intel only — GUID: jlk1726017711902
Ixiasoft
4.3.4. s0_axi4 for External Memory Interfaces (EMIF) IP - DDR5 Component
Mainband AXI4 from fabric to controller, channel 0.
Port Name | Direction | Description |
---|---|---|
s0_axi4_awaddr | Input | Write Address , channel 0. |
s0_axi4_awburst | Input | Write Burst Type, channel 0. |
s0_axi4_awid | Input | Write Address ID, channel 0. |
s0_axi4_awlen | Input | Write Burst Length, channel 0. |
s0_axi4_awlock | Input | Write Lock Type, channel 0. |
s0_axi4_awqos | Input | Write Quality of Service, channel 0. |
s0_axi4_awsize | Input | Write Burst Size, channel 0. |
s0_axi4_awvalid | Input | Write Address Valid, channel 0. |
s0_axi4_awuser | Input | Write Address User Signal, channel 0. |
s0_axi4_awprot | Input | Write Protection Type, channel 0. |
s0_axi4_awready | Output | Write Address Ready, channel 0. |
s0_axi4_araddr | Input | Read Address , channel 0. |
s0_axi4_arburst | Input | Read Burst Type, channel 0. |
s0_axi4_arid | Input | Read Address ID, channel 0. |
s0_axi4_arlen | Input | Read Burst Length, channel 0. |
s0_axi4_arlock | Input | Read Lock Type, channel 0. |
s0_axi4_arqos | Input | Read Quality of Service, channel 0. |
s0_axi4_arsize | Input | Read Burst Size, channel 0. |
s0_axi4_arvalid | Input | Read Address Valid, channel 0. |
s0_axi4_aruser | Input | Read Address User Signal, channel 0. |
s0_axi4_arprot | Input | Read Protection Type, channel 0. |
s0_axi4_arready | Output | Read Address Ready, channel 0. |
s0_axi4_wdata | Input | Write Data , channel 0. |
s0_axi4_wstrb | Input | Write Strobes, channel 0. |
s0_axi4_wlast | Input | Write Last, channel 0. |
s0_axi4_wvalid | Input | Write Valid, channel 0. |
s0_axi4_wuser | Input | Write User Signal, channel 0. |
s0_axi4_wready | Output | Write Ready, channel 0. |
s0_axi4_bready | Input | Write Response Ready, channel 0. |
s0_axi4_bid | Output | Write Response ID, channel 0. |
s0_axi4_bresp | Output | Write Response , channel 0. |
s0_axi4_bvalid | Output | Write Response Valid, channel 0. |
s0_axi4_rready | Input | Read Ready, channel 0. |
s0_axi4_ruser | Output | Read User Signal, channel 0. |
s0_axi4_rdata | Output | Read Data, channel 0. |
s0_axi4_rid | Output | Read ID , channel 0. |
s0_axi4_rlast | Output | Read Last, channel 0. |
s0_axi4_rresp | Output | Read Response, channel 0. |
s0_axi4_rvalid | Output | Read Valid, channel 0. |