External Memory Interfaces (EMIF) IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 817467
Date 11/18/2024
Public
Document Table of Contents

9.2. PHY DFE Tap Bias Values for LPDDR5

The following table lists the DFE Tap parameter settings and bias voltages.

Table 204.  PHY DFE Tap Bias Values for LPDDR5
PHY_DFE_TAP_1 PHY_DFE_TAP_2 PHY_DFE_TAP_3 PHY_DFE_TAP_4
Parameter Setting Bias Value GUI_VAL_DDR5 Parameter Setting Bias Value GUI_VAL_DDR5 Parameter Setting Bias Value GUI_VAL_DDR5 Parameter Setting Bias Value GUI_VAL_DDR5
0 0 No bias p7 7 +183.75mV p7 7 +183.75mV p3 3 +78.75mV
n1 1 -26.25mV p6 6 +157.70mV p6 6 +157.70mV p2 2 +52.50mV
n2 2 -52.50mV p5 5 +131.25mV p5 5 +131.25mV p1 1 +26.25mV
n3 3 -78.75mV p4 4 +105.00mV p4 4 +105.00mV 0 0 No bias
n4 4 -105.00mV p3 3 +78.75mV p3 3 +78.75mV n1 7 -26.25mV
n5 5 -131.25mV p2 2 +52.50mV p2 2 +52.50mV n2 6 -52.50mV
n6 6 -157.50mV p1 1 +26.25mV p1 1 +26.25mV n3 5 -78.75mV
n7 7 -183.75mV 0 0 No bias 0 0 No bias n4 4 -105.00mV
n8 8 -210.00mV n1 15 -26.25mV n1 15 -26.25mV      
n9 9 -236.25mV n2 14 -52.50mV n2 14 -52.50mV      
n10 10 -262.25mV n3 13 -78.75mV n3 13 -78.75mV      
n11 11 -288.75mV n4 12 -105.00mV n4 12 -105.00mV      
n12 12 -315.00mV n5 11 -131.25mV n5 11 -131.25mV      
n13 13 -341.25mV n6 10 -157.50mV n6 10 -157.50mV      
n14 14 -367.50mV n7 9 -183.75mV n7 9 -183.75mV      
n15 15 -393.75mV n8 8 -210.00mV n8 8 -210.00mV      
n16 16 -420.00mV                  
n17 17 -446.25mV                  
n18 18 -472.50mV                  
n19 19 -498.75mV                  
n20 20 -525.00mV                  
n21 21 -551.25mV                  
n22 22 -577.50mV                  
n23 23 -603.75mV                  
n24 24 -630.00mV                  
n25 25 -656.25mV                  
n26 26 -682.50mV                  
n27 27 -708.75mV                  
n28 28 -735.00mV                  
n29 29 -761.25mV                  
n30 30 -787.50mV                  
n31 31 -813.75mV