External Memory Interfaces (EMIF) IP User Guide: Agilex™ 5 FPGAs and SoCs
A newer version of this document is available. Customers should click here to go to the newest version.
Visible to Intel only — GUID: hrm1682556067010
Ixiasoft
Visible to Intel only — GUID: hrm1682556067010
Ixiasoft
3.2.5. Agilex™ 5 EMIF Architecture: Input DQS Clock Tree
You can configure an input DQS clock tree in x4 mode, x8 mode, or x16 mode.
Within every bank, only certain physical pins at specific locations can drive the input DQS clock trees. The pin locations that can drive the input DQS clock trees vary, depending on the size of the group.
Group Size | Index of Lanes Spanned by Clock Tree 1 | Sub-Bank | Index of Pins Usable as Read Capture Clock / Strobe Pair | |
---|---|---|---|---|
DQS_T | DQS_C | |||
x4 | 0A | Bottom | 4 | 5 |
x4 | 0B | 6 | 7 | |
x4 | 1A | 16 | 17 | |
x4 | 1B | 18 | 19 | |
x4 | 2A | 28 | 29 | |
x4 | 2B | 30 | 31 | |
x4 | 3A | 40 | 41 | |
x4 | 3B | 42 | 43 | |
x8 | 0 | 4 | 5 | |
x8 | 1 | 16 | 17 | |
x8 | 2 | 28 | 29 | |
x8 | 3 | 40 | 41 | |
x16 | 0, 1 | 4 | 5 | |
x16 | 2, 3 | 28 | 29 | |
x4 | 0A | Top | 52 | 53 |
x4 | 0B | 54 | 55 | |
x4 | 1A | 64 | 65 | |
x4 | 1B | 66 | 67 | |
x4 | 2A | 76 | 77 | |
x4 | 2B | 78 | 79 | |
x4 | 3A | 88 | 89 | |
x4 | 3B | 90 | 91 | |
x8 | 0 | 52 | 53 | |
x8 | 1 | 64 | 65 | |
x8 | 2 | 76 | 77 | |
x8 | 3 | 88 | 89 | |
x16 | 0,1 | 52 | 53 | |
x16 | 2,3 | 76 | 77 | |
Note: 1 A and B refer to the two nibbles within the lane.
|