MIPI CSI-2 Intel® FPGA IP User Guide

ID 813926
Date 7/23/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4.3.3. MIPI CSI-2 Transmitter Clock Requirements

Select the MIPI CSI-2 transmitter axi4s_clk frequency such that the input video data rate achieved is the same or greater than the desired overall video data rate on the external MIPI D-PHY interface. If not, the data throughput does not meet requirements.
Equation 5. Derivation of the CSI-2 Transmitter axi4_clk Minimum Rate

Altera recommends that you allow at least 10% buffer above the minimum clock rate calculated for this clock.

Table 21.  MIPI CSI-2 Transmitter AXI4-Stream Video Clock (axi4s_clk) Examples
Video Data Type Lane Rate (Mbps) PPI Bus Width (Bits) tx_word_clk_hs_dX (MHz) Lanes Pixels in Parallel Bits per Pixel axi4s_clk (MHz)
RAW10 800 16 50 2 1 10 >160
RGB888 1500 16 93.75 4 2 24 >125