Visible to Intel only — GUID: qlb1689142964544
Ixiasoft
2.3.1. Receiver PPI Signals
2.3.2. Avalon® Memory-Mapped Interface Control Interface Signals
2.3.3. Receiver AXI4-Stream Output Video Interface Signals
2.3.4. Receiver AXI4-Stream Output Passthrough Interface
2.3.5. Transmitter PPI Signals
2.3.6. Transmitter AXI4-Stream Input Video Interface Signals
2.3.7. Transmitter AXI4-Stream Input Passthrough Interface
Visible to Intel only — GUID: qlb1689142964544
Ixiasoft
2.2. MIPI CSI-2 Intel® FPGA IP Resets
Reset | Associated Clock Domain | Description |
---|---|---|
axi4s_rst | axi4s_clk | Asserting this reset triggers a reset to all the blocks in axi4s_clk clock domain. |
rx_srst_n_ck | rx_word_clk_hs_ck | This signal is part of receiver PPI output signals, which should be connected to MIPI D-PHY Intel® FPGA IP. |
rx_srst_n_d<lane> | rx_word_clk_hs_d<lane> | This signal is part of receiver PPI output signals, which should be connected to MIPI D-PHY Intel® FPGA IP. |
tx_srst_n_ck | tx_word_clk_hs_ck | This signal is part of transmitter PPI input signals, which should be connected to MIPI D-PHY Intel® FPGA IP. |
tx_srst_n_d<lane> | tx_word_clk_hs_d<lane> | This signal is part of transmitter PPI input signals, which should be connected to MIPI D-PHY Intel® FPGA IP. |