Visible to Intel only — GUID: gvs1689142949979
Ixiasoft
2.3.1. Receiver PPI Signals
2.3.2. Avalon® Memory-Mapped Interface Control Interface Signals
2.3.3. Receiver AXI4-Stream Output Video Interface Signals
2.3.4. Receiver AXI4-Stream Output Passthrough Interface
2.3.5. Transmitter PPI Signals
2.3.6. Transmitter AXI4-Stream Input Video Interface Signals
2.3.7. Transmitter AXI4-Stream Input Passthrough Interface
Visible to Intel only — GUID: gvs1689142949979
Ixiasoft
2.1. MIPI CSI-2 Intel® FPGA IP Clocks
Clock | Description |
---|---|
axi4s_clk | AXI4-Stream video clock. The IP uses this clock for AXI4-Stream video interfacing and processing, and control and status registers. Your system should generate this clock. |
rx_word_clk_hs_ck | High-speed receive word clock – clock lane. The IP uses this clock to synchronize signals in the high-speed receive clock domain. 1 |
rx_word_clk_hs_d<lane> | High-speed receive word clock – data lanes. The IP uses this clock to synchronize signals in the high-speed receive clock domain. 1 |
tx_word_clk_hs_ck | High-speed transmit word clock – clock lane. The IP uses this clock to synchronize signals in the high-speed transmit clock domain. 1. |
tx_word_clk_hs_d<lane> | High-speed transmit word clock – data lanes. The IP uses this clock to synchronize signals in the high-speed transmit clock domain. 1 |
1 The D-PHY receiver IP generates this clock, which connects to the MIPI CSI-2 IP via the PPI.