MIPI CSI-2 Intel® FPGA IP User Guide

ID 813926
Date 7/23/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.1. MIPI CSI-2 Intel® FPGA IP Clocks

Table 6.  MIPI CSI-2 Intel® FPGA IP Clocks
Clock Description
axi4s_clk AXI4-Stream video clock. The IP uses this clock for AXI4-Stream video interfacing and processing, and control and status registers. Your system should generate this clock.
rx_word_clk_hs_ck High-speed receive word clock – clock lane. The IP uses this clock to synchronize signals in the high-speed receive clock domain. 1
rx_word_clk_hs_d<lane> High-speed receive word clock – data lanes. The IP uses this clock to synchronize signals in the high-speed receive clock domain. 1
tx_word_clk_hs_ck High-speed transmit word clock – clock lane. The IP uses this clock to synchronize signals in the high-speed transmit clock domain. 1.
tx_word_clk_hs_d<lane> High-speed transmit word clock – data lanes. The IP uses this clock to synchronize signals in the high-speed transmit clock domain. 1
1 The D-PHY receiver IP generates this clock, which connects to the MIPI CSI-2 IP via the PPI.