Visible to Intel only — GUID: gcg1549556420933
Ixiasoft
1.3.1. Signaling Information
1.3.2. Read and Write to Main Memory
1.3.3. Interrupts
1.3.4. UMsg
1.3.5. MMIO Accesses to I/O Memory
1.3.6. CCI-P Tx Signals
1.3.7. Tx Header Format
1.3.8. CCI-P Rx Signals
1.3.9. Multi-Cache Line Memory Requests
1.3.10. Byte Enable Memory Request ( Intel® FPGA PAC D5005)
1.3.11. Additional Control Signals
1.3.12. Protocol Flow
1.3.13. Ordering Rules
1.3.14. Timing Diagram
1.3.15. CCI-P Guidance
Visible to Intel only — GUID: gcg1549556420933
Ixiasoft
1.1.5. Acceleration Glossary
Term | Abbreviation | Description |
---|---|---|
Intel® Acceleration Stack for Intel® Xeon® CPU with FPGAs | Acceleration Stack | A collection of software, firmware, and tools that provides performance-optimized connectivity between an Intel® FPGA and an Intel® Xeon® processor. |
Intel® FPGA Programmable Acceleration Card (Intel® FPGA PAC) | Intel® FPGA PAC | PCIe* accelerator card with an Intel® FPGA PAC. Contains a FPGA Interface Manager (FIM) that connects to an Intel® Xeon® processor over PCIe* bus. |
Intel® Xeon® Scalable Platform with Integrated FPGA | Integrated FPGA Platform | A platform with the Intel® Xeon® and FPGA in a single package and sharing a coherent view of memory using the Intel Ultra Path Interconnect (UPI). |