General-Purpose I/O User Guide: Agilex™ 5 FPGAs and SoCs

ID 813934
Date 4/05/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

5.2.2. SDM I/O Buffer Behavior

Table 41.  SDM I/O Pins Guideline for Different Pin States
SDM I/O Pin State
Not turned on Powering up Fully powered up Configuration mode Powering down

Pin voltage must not exceed VCCIO_SDM .

  • Pin voltage must not exceed VCCIO_SDM .
  • All pins are in undetermined state, except these pins:
    • VSIGP_0
    • VSIGP_1
    • VSIGN_0
    • VSIGN_1
    • RREF_SDM
Refer to the related information. Refer to the related information.
  • Pin voltage must not exceed VCCIO_SDM .
  • All pins are in undetermined state, except these pins:
    • VSIGP_0
    • VSIGP_1
    • VSIGN_0
    • VSIGN_1
    • RREF_SDM