General-Purpose I/O User Guide: Agilex™ 5 FPGAs and SoCs

ID 813934
Date 4/05/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4.2.3. HPS I/O Buffer Behavior

Table 36.  HPS I/O Pins Guideline for Different Pin States
HPS I/O Pin State
Not turned on Powering up Fully powered up HPS initialization HPS boot completed Powering down

Pin voltage must not exceed VCCIO_HPS .

  • Pin voltage must not exceed VCCIO_HPS .
  • All pins are in undetermined state.
All pins are configured as Schmitt Trigger input with 20 kΩ weak pull-up enabled. All pins are configured as Schmitt Trigger input with 20 kΩ weak pull-up enabled. Valid data transactions can be initiated.
  • Pin voltage must not exceed VCCIO_HPS .
  • All pins are in undetermined state.
Note: After the Agilex™ 5 device fully powers up, the voltage levels for the HPS I/O pins must not exceed the DC input voltage (VI) value or the AC maximum allowed overshoot during transitions.