General-Purpose I/O User Guide: Agilex™ 5 FPGAs and SoCs

ID 813934
Date 4/05/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

1. Agilex™ 5 General-Purpose I/O Overview

Updated for:
Intel® Quartus® Prime Design Suite 24.1
The Agilex™ 5 I/O system includes four types of I/O interfaces. Each I/O interface caters to different interfacing requirements.
Table 1.  Types of I/O Interfaces
Interface Type Features
High-speed I/O (HSIO)
  • 1.0 V, 1.05 V, 1.1 V, 1.2 V, and 1.3 V single-ended non-voltage referenced I/O standards.
  • 1.05 V, 1.1 V and 1.2 V single-ended and differential voltage referenced I/O standards.
  • 1.3 V true differential I/O compatible with LVDS, capable to interface with LVDS subsets such as:
    • RSDS
    • Mini-LVDS
    • Any I/O standards using equivalent electrical specifications
  • External memory interfaces up to 1,866 MHz with a Hard Memory Controller (HMC).
  • LVDS serializer/deserializer (SERDES) interface up to 1.6 Gbps.
  • MIPI* D-PHY* interface up to 3.5 Gbps 1 per lane
High-voltage I/O (HVIO) 1.8 V, 2.5 V, and 3.3 V single-ended non-voltage referenced JEDEC-compliant I/O standards.
Secure Device Manager (SDM) I/O 1.8 V single-ended non-voltage referenced I/O standard.
Hard Processor System (HPS) I/O 1.8 V single-ended non-voltage referenced I/O standard.
1 Up to 3.5 Gbps for standard reference channel, and up to 2.5 Gbps for long reference channel. For more information, refer to the MIPI* D-PHY* specifications and the Agilex™ 5 data sheet.