General-Purpose I/O User Guide: Agilex™ 5 FPGAs and SoCs

ID 813934
Date 4/05/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4.4.2. HPS Shared I/O Requirements

The HPS external memory interface uses I/O pins located in the HSIO bank instead of the HPS I/O bank. The VCCIO_PIO powers the HSIO bank instead of the 1.8 V VCCIO_HPS. For the location of the HPS shared HSIO pins, refer to device pin-out files.