General-Purpose I/O User Guide: Agilex™ 5 FPGAs and SoCs

ID 813934
Date 4/05/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

3.2.3. HVIO Buffer Behavior

Table 28.   HVIO Pins Guideline for Different Pin States
HVIO Pin State
Not turned on Powering up Fully powered up Configuration mode User mode Powering down

Pin voltage must not exceed VCCIO_HVIO .

  • Pin voltage must not exceed VCCIO_HVIO .
  • After full VCCIO_HVIO power up, the pins are tri-stated.

All pins are tri-stated.

All pins are tri-stated.

Valid data transactions can be initiated.

  • Pin voltage must not exceed VCCIO_HVIO .
  • When the VCCIO_HVIO and VCC power rails are powering down, the I/O pin signals measure between ground and the VCCIO_HVIO voltage levels.
Note: After the Agilex™ 5 device fully powers up, the voltage levels for the HVIO pins must not exceed the DC input voltage (VI) value or the AC maximum allowed overshoot during transitions.