MIPI CSI-2 Intel® FPGA IP Design Example User Guide

ID 813931
Date 4/26/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

2.5.5.1. Top Level Testbench

The top level testbench consists of the test generator and checker and the device under test (DUT). In this case the DUT contains a MIPI CSI-2 TX and RX.
Figure 8. Top Level Testbench