SEU Mitigation User Guide: Agilex™ 5 FPGAs and SoCs

ID 813649
Date 9/20/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

1.3. Memory Blocks

Agilex™ 5 devices contain two types of memory blocks.
  • M20K blocks
  • Memory logic array blocks (MLABs)

The M20K blocks support ECC. The ECC feature detects and corrects data errors at the output of the memory.

Note: When you enable the ECC feature, you cannot use the byte enable and coherent read features.
Table 2.  ECC for M20K Blocks
Item M20K Block
Built-in support In ×32-wide simple dual-port mode
Features

32-bit word error detection and correction:

  • Single-error correction
  • Double-adjacent-error correction
  • Triple-adjacent-error detection

The ECC cannot guarantee detection or correction of non-adjacent two-bit (or more) errors.

Flags indicating memory status
  • e—error
  • ue—uncorrectable error

The status flags are part of the regular outputs from the memory block.

When you engage ECC, the M20K memory runs slower than in non-ECC simple dual-port mode. To achieve a higher performance, enable the optional ECC pipeline registers before the output decoder. Note that this adds one cycle of latency.

For more information about implementing ECC with the embedded memory Intel® FPGA IPs, refer to Embedded Memory User Guide: Agilex™ 5 FPGAs and SoCs.