SEU Mitigation User Guide: Agilex™ 5 FPGAs and SoCs

ID 813649
Date 9/20/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

1.2. Configuration RAM

FPGAs use memory in user logic (bulk memory and registers) and in configuration RAM (CRAM). You can use the Quartus® Prime Programmer to load the CRAM with your design (.sof file). During device configuration, the CRAM configures all FPGA logic and routing.

If an SEU strikes a CRAM bit that is not in use, the effect can be harmless. However, if the affected CRAM bit is in use for critical internal signal routing or lookup table logic bits, the device may experience a functional error.

For more information about CRAM and user design in Agilex™ 5 devices, refer to Agilex™ 5 Configuration User Guide.