Agilex™ 7 Clocking and PLL User Guide: M-Series

ID 769001
Date 11/27/2024
Public
Document Table of Contents

8. Document Revision History for the Agilex™ 7 Clocking and PLL User Guide: M-Series

Document Version Quartus® Prime Version Changes
2024.11.27 24.2
  • Updated the steps in Reconfiguring The I/O PLL.
  • Updated the values in Charge Pump Settings [10:6] in the table Multiply Factor and The Corresponding Data Bit Setting For Charge Pump Current.
  • Updated the footnotes for Spread-spectrum input clock tracking in the table PLL Features in M-Series Devices—Preliminary.
  • Updated table: Divide Settings and Corresponding Address Bus for Reconfiguration
    • Changed the parameter for M Counter from High Count to Total Count.
    • Added new Divide Settings.
2024.07.25 24.2
  • Edited footnotes in the Table: PLL Features in M-Series Devices—Preliminary.
  • Updated the following tables:
    • IOPLL IP Core Ports for M-Series Devices.
    • IOPLL IP Core Parameters – Dynamic Reconfiguration.
  • Added new chapter I/O PLL Reconfiguration Using EMIF Calibration IP.
2024.04.01 24.1 Added new parameter Ensure glitch free clock switchover in Table: Clock Control Intel® FPGA IP Core Parameters for M-Series Devices.
2023.08.14 23.2
  • Removed the note about restricted support for M-Series FPGAs.
  • Updated phase shift resolution feature in the PLL Features in M-Series Devices—Preliminary table.
  • Updated the types of calibration in the PLL Calibration section.
  • Added the Output Clock Duty Cycle Correction section.
  • Updated the description for Number of Clock Inputs in the Clock Control IP Core Parameters for M-Series Devices table.
  • Updated the value for Desired Duty Cycle in the IOPLL IP Core Parameters - PLL Tab for M-Series Devices table.
2023.04.10 23.1 Initial release.