F-Tile Dynamic Reconfiguration Suite Intel® FPGA IP User Guide

ID 711009
Date 4/03/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

1.4. Resource Utilization

Table 4.  Resource UtilizationThese results were obtained using the Intel® Quartus® Prime software version 21.4 using the dynamic reconfiguration design examples, with the following conditions:
  • Nios® data memory size is 128 Kbytes.
  • Enable ECC protection is not enabled.
Design Example Variant ALMs ALUTs Logic Registers Memory Blocks (M20K) MIF Size
Width Depth
24G CPRI with RS-FEC 5,858 6,231 8,030 206 32 7,685
25G Ethernet 5,861 6,272 7,974 206 32 2,105
100G Ethernet 5,915 6,220 7,986 206 32 8,322
400G Ethernet 4,986 6,298 7,918 206 32 22,717
50G PMA/FEC Direct PHY 5,853 6,226 7,783 206 32 7,361