Visible to Intel only — GUID: bcw1662473493080
Ixiasoft
5.1. F-Tile Interlaken IP Clock and Reset Interface Signals
5.2. F-Tile Interlaken IP Transmit User Interface Signals
5.3. F-Tile Interlaken IP Receive User Interface Signals
5.4. F-Tile Interlaken IP Management Interface Signals
5.5. F-Tile Interlaken IP Reconfiguration Interface Signals
5.6. F-Tile Interlaken Link and Miscellaneous Signals
Visible to Intel only — GUID: bcw1662473493080
Ixiasoft
1.3. Device Speed Grade Support
The F-Tile Interlaken Intel® FPGA IP supports Agilex™ 7 devices with these speed grade properties:
- Transceiver speed grade:
- FGT: -1 or -2
- FHT: -1
- Core speed grade: -1 or -2 or -3
- 10 lanes x 56.25 Gbps lane rate designs supported core speed grade: -1 or -2
- 12 lanes x 56.25 Gbps lane rate designs with user interface width 24-word supported core speed grade: -1 or -2
Note: For designs with 56.25 Gbps data rate, you may observe a minimum pulse width violation when using a device with a speed grade of -3.