Visible to Intel only — GUID: wzc1614117277893
Ixiasoft
5.1. F-Tile Interlaken IP Clock and Reset Interface Signals
5.2. F-Tile Interlaken IP Transmit User Interface Signals
5.3. F-Tile Interlaken IP Receive User Interface Signals
5.4. F-Tile Interlaken IP Management Interface Signals
5.5. F-Tile Interlaken IP Reconfiguration Interface Signals
5.6. F-Tile Interlaken Link and Miscellaneous Signals
Visible to Intel only — GUID: wzc1614117277893
Ixiasoft
5.4. F-Tile Interlaken IP Management Interface Signals
The management interface signals are available for the Avalon® memory-mapped interface.
Signal Name | Width (Bits) | I/O Direction | Available In | Description |
---|---|---|---|---|
mm_clk | 1 | Input | Interlaken and Interlaken Look-aside mode | Management clock. Clocks the register accesses. It is also used for clock rate monitoring and some analog calibration procedures. You must run this clock at a frequency in the range of 100 MHz–125 MHz. |
mm_read | 1 | Input | Read access to the register ports. |
|
mm_write | 1 | Input | Write access to the register ports. |
|
mm_addr | 16 | Input | Address to access the register ports. |
|
mm_rdata | 32 | Output | When mm_rdata_valid is high, mm_rdata holds valid read data. |
|
mm_rdata_valid | 1 | Output | Valid signal for mm_rdata. |
|
mm_wdata | 32 | Input | When mm_write is high, mm_wdata holds valid write data. |
|
mm_waitrequest | 1 | Output | Busy signal for mm_readdata. |