Visible to Intel only — GUID: edk1646770549943
Ixiasoft
1. Introduction
2. FPGA Configuration First Mode
3. HPS Boot First Mode
4. Creating the Configuration Files
5. Golden System Reference Design and Design Examples
6. Configuring the FPGA Fabric from HPS Software
7. Debugging the Agilex™ 7 SoC FPGA Boot Flow
8. SoC FPGA Boot User Guide Archives
9. Document Revision History for Agilex™ 7 SoC FPGA Boot User Guide
A. Boot Scratch Registers
4.1. Overview
4.2. Quartus® Prime Hardware Project Compilation
4.3. Bootloader Software Compilation
4.4. Programming File Generator
4.5. Configuration over JTAG
4.6. Configuration from QSPI
4.7. Configuration over AVST
4.8. Configuration via Protocol
4.9. Remote System Update
4.10. Partial Reconfiguration
A.1. BOOT_SCRATCH_COLD0
A.2. BOOT_SCRATCH_COLD1
A.3. BOOT_SCRATCH_COLD2
A.4. BOOT_SCRATCH_COLD3
A.5. BOOT_SCRATCH_COLD4, BOOT_SCRATCH_COLD5
A.6. BOOT_SCRATCH_COLD6, BOOT_SCRATCH_COLD7
A.7. BOOT_SCRATCH_COLD8
A.8. BOOT_SCRATCH_COLD9
A.9. BOOT_SCRATCH_COLD0, BOOT_SCRATCH_COLD1, BOOT_SCRATCH_COLD8, BOOT_SCRATCH_COLD9
Visible to Intel only — GUID: edk1646770549943
Ixiasoft
A.7. BOOT_SCRATCH_COLD8
Boot Scratch Register | Agilex™ 7 F/I-Series | Agilex™ 7 M-Series |
---|---|---|
Boot_Scratch_Cold8 | ||
Bit[31] | Can be used as scratch memory. | DBE Triggered Flag
|
Bit[30] | Can be used as scratch memory. | DDR Init in progress, set and checked by SPL
|
Bit[29] | Can be used as scratch memory. | OCRAM_DBE Error Flag
|
Bits[28:27] | Can be used as scratch memory. | Number of IO96B instance assigned to HPS
|
Bit[19] |
Flag to indicate a CPU power domain is about to be turned on (value = 1)
|
|
Bit[18] |
ACF DDR Data rate set by SDM
|
Can be used as scratch memory. |
Bits[17, 16, 1] |
ECC_DBE_DDR1 Error Flag, Bit[16] – ECC_DBE_DDR0 Error Flag, Bit[1] – ECC_DBE_OCRAM Error Flag
|