Video and Vision Processing Suite Intel® FPGA IP User Guide

ID 683329
Date 9/30/2024
Public
Document Table of Contents
1. About the Video and Vision Processing Suite 2. Getting Started with the Video and Vision Processing IPs 3. Video and Vision Processing IPs Functional Description 4. Video and Vision Processing IP Interfaces 5. Video and Vision Processing IP Registers 6. Video and Vision Processing IPs Software Programming Model 7. Protocol Converter Intel® FPGA IP 8. 1D LUT Intel® FPGA IP 9. 3D LUT Intel® FPGA IP 10. Adaptive Noise Reduction Intel® FPGA IP 11. Advanced Test Pattern Generator Intel® FPGA IP 12. AXI-Stream Broadcaster Intel® FPGA IP 13. Bits per Color Sample Adapter Intel® FPGA IP 14. Black Level Correction Intel® FPGA IP 15. Black Level Statistics Intel® FPGA IP 16. Chroma Key Intel® FPGA IP 17. Chroma Resampler Intel® FPGA IP 18. Clipper Intel® FPGA IP 19. Clocked Video Input Intel® FPGA IP 20. Clocked Video to Full-Raster Converter Intel® FPGA IP 21. Clocked Video Output Intel® FPGA IP 22. Color Plane Manager Intel® FPGA IP 23. Color Space Converter Intel® FPGA IP 24. Defective Pixel Correction Intel® FPGA IP 25. Deinterlacer Intel® FPGA IP 26. Demosaic Intel® FPGA IP 27. FIR Filter Intel® FPGA IP 28. Frame Cleaner Intel® FPGA IP 29. Full-Raster to Clocked Video Converter Intel® FPGA IP 30. Full-Raster to Streaming Converter Intel® FPGA IP 31. Genlock Controller Intel® FPGA IP 32. Generic Crosspoint Intel® FPGA IP 33. Genlock Signal Router Intel® FPGA IP 34. Guard Bands Intel® FPGA IP 35. Histogram Statistics Intel® FPGA IP 36. Interlacer Intel® FPGA IP 37. Mixer Intel® FPGA IP 38. Pixels in Parallel Converter Intel® FPGA IP 39. Scaler Intel® FPGA IP 40. Stream Cleaner Intel® FPGA IP 41. Switch Intel® FPGA IP 42. Text Box Intel® FPGA IP 43. Tone Mapping Operator Intel® FPGA IP 44. Test Pattern Generator Intel® FPGA IP 45. Unsharp Mask Intel® FPGA IP 46. Video and Vision Monitor Intel FPGA IP 47. Video Frame Buffer Intel® FPGA IP 48. Video Frame Reader Intel FPGA IP 49. Video Frame Writer Intel FPGA IP 50. Video Streaming FIFO Intel® FPGA IP 51. Video Timing Generator Intel® FPGA IP 52. Vignette Correction Intel® FPGA IP 53. Warp Intel® FPGA IP 54. White Balance Correction Intel® FPGA IP 55. White Balance Statistics Intel® FPGA IP 56. Design Security 57. Document Revision History for Video and Vision Processing Suite User Guide

10.1.1. Adaptive Noise Reduction IP Performance and Resources

Altera provides resource and utilization data for guidance only. The IP resources depends on the device family, compilation tool version, compilation seed randomization, and other parameters.
Table 62.  Adaptive Noise Reduction IP Performance and Resources
Device Pixels in Parallel

Enable CFA

Bits per

Color

Sample

Max Resolution ALM M20k DSP

f MAX

(MHz)

Agilex 5 speed grade 6 (A5ED065BB32AE6SR0) 1 1 10 2k 1,826 23 26 463 11
1 0 16 2k 3,159 36 50 420 11
2 1 10 4k 3,152 46 52 416 11
2 0 16 4k 5,599 71 100 406 11
Agilex 7 speed grade 2 (AGFA012R24A2E2V) 1 1 10 2k 1,979 23 26 755
1 0 16 2k 3,073 36 50 809
2 1 10 4k 3,183 46 52 809
2 0 16 4k 5,615 71 100 762
4 1 10 8k 5,974 92 104 749
4 0 16 8k 10,059 142 200 746
Arria 10 speed grade 1 (10AS066H1F34E1HG) 1 1 10 2k 1,334 34 42 455
1 0 16 2k 2,147 59 82 453
2 1 10 4k 2,167 68 84 453
2 0 16 4k 3,880 119 164 444
Cyclone 10 GX speed grade 5 (10CX220YF672E5G) 1 1 10 2k 1,326 34 42 372
1 0 16 2k 2,134 59 82 371
Stratix 10 speed grade 1 (1SX280LN2F43E1VG) 1 1 10 2k 2,113 23 42 498
1 0 16 2k 3,887 36 82 497
2 1 10 4k 3,593 46 84 498
2 0 16 4k 6,201 71 164 497
11 Restricted fMAX 321 MHz rest