Visible to Intel only — GUID: cqo1618925826454
Ixiasoft
1. About the Video and Vision Processing Suite
2. Getting Started with the Video and Vision Processing IPs
3. Video and Vision Processing IPs Functional Description
4. Video and Vision Processing IP Interfaces
5. Video and Vision Processing IP Registers
6. Video and Vision Processing IPs Software Programming Model
7. Protocol Converter Intel® FPGA IP
8. 3D LUT Intel® FPGA IP
9. Chroma Resampler Intel® FPGA IP
10. Clipper Intel® FPGA IP
11. Clocked Video to Full Raster Converter Intel® FPGA IP
12. Color Space Converter Intel® FPGA IP
13. Full Raster to Clocked Video Converter Intel® FPGA IP
14. Full Raster to Streaming Converter Intel® FPGA IP
15. Guard Bands Intel® FPGA IP
16. Mixer Intel® FPGA IP
17. Pixels in Parallel Converter Intel® FPGA IP
18. Scaler Intel® FPGA IP
19. Tone Mapping Operator Intel® FPGA IP
20. Test Pattern Generator Intel® FPGA IP
21. Video Frame Buffer Intel® FPGA IP
22. Video Streaming FIFO Intel® FPGA IP
23. Warp Intel® FPGA IP
24. Design Security
25. Document Revision History for Video and Vision Processing Suite User Guide
Visible to Intel only — GUID: cqo1618925826454
Ixiasoft
19.1.1. TMO IP Features
- Intel FPGA video streaming data interfaces for video IOs
- Avalon memory-mapped interface for CPU control interfaces
- User defined volume controls to dial up or down contrast enhancement strength
- RGB 8-bit, 10bit, or 12-bit per color component
- 1, 2, or 4 parallel pixels per clock
- 16 tiles (arranged in a 4x4 grid) for local image statistics collection
- Video resolutions up to 8192x4320 at 60 fps or 8192x8192 at 30 fps
- Latency of less than 150 pixels
- FPGA footprint of approximately:
- 7K ALMs
- 56 DSP blocks
- 60 M20Ks