Visible to Intel only — GUID: mcn1419933688225
Ixiasoft
1.1.1.4.1. Supply Current and Power Consumption
1.1.1.4.2. I/O Pin Leakage Current
1.1.1.4.3. Bus Hold Specifications
1.1.1.4.4. OCT Calibration Accuracy Specifications
1.1.1.4.5. OCT Without Calibration Resistance Tolerance Specifications
1.1.1.4.6. OCT Variation after Power-Up Calibration
1.1.1.4.7. Pin Capacitance
1.1.1.4.8. Hot Socketing
1.1.1.4.9. Internal Weak Pull-Up Resistor
1.1.1.5.1. Single-Ended I/O Standards
1.1.1.5.2. Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications
1.1.1.5.3. Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications
1.1.1.5.4. Differential SSTL I/O Standards
1.1.1.5.5. Differential HSTL and HSUL I/O Standards
1.1.1.5.6. Differential I/O Standard Specifications
1.2.1.1. Transceiver Specifications for Arria V GX and SX Devices
1.2.1.2. Transceiver Specifications for Arria V GT and ST Devices
1.2.1.3. CTLE Response at Data Rates > 3.25 Gbps across Supported AC Gain and DC Gain
1.2.1.4. CTLE Response at Data Rates ≤ 3.25 Gbps across Supported AC Gain and DC Gain
1.2.1.5. Typical TX VOD Setting for Arria® V Transceiver Channels with termination of 100 Ω
1.2.1.6. Transmitter Pre-Emphasis Levels
1.2.1.7. Transceiver Compliance Specification
1.2.3.1. High-Speed I/O Specifications
1.2.3.2. DPA Lock Time Specifications
1.2.3.3. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specifications
1.2.3.4. DLL Frequency Range Specifications
1.2.3.5. DQS Logic Block Specifications
1.2.3.6. Memory Output Clock Jitter Specifications
1.2.3.7. OCT Calibration Block Specifications
1.2.3.8. Duty Cycle Distortion (DCD) Specifications
1.2.4.1. HPS Clock Performance
1.2.4.2. HPS PLL Specifications
1.2.4.3. Quad SPI Flash Timing Characteristics
1.2.4.4. SPI Timing Characteristics
1.2.4.5. SD/MMC Timing Characteristics
1.2.4.6. USB Timing Characteristics
1.2.4.7. Ethernet Media Access Controller (EMAC) Timing Characteristics
1.2.4.8. I2C Timing Characteristics
1.2.4.9. NAND Timing Characteristics
1.2.4.10. Arm* Trace Timing Characteristics
1.2.4.11. UART Interface
1.2.4.12. GPIO Interface
1.2.4.13. HPS JTAG Timing Specifications
1.3.1. POR Specifications
1.3.2. FPGA JTAG Configuration Timing
1.3.3. FPP Configuration Timing
1.3.4. Active Serial (AS) Configuration Timing
1.3.5. DCLK Frequency Specification in the AS Configuration Scheme
1.3.6. Passive Serial (PS) Configuration Timing
1.3.7. Initialization
1.3.8. Configuration Files
1.3.9. Minimum Configuration Time Estimation
1.3.10. Remote System Upgrades
1.3.11. User Watchdog Internal Oscillator Frequency Specifications
2.2.3.1.1. High-Speed Clock Specifications
2.2.3.1.2. Transmitter High-Speed I/O Specifications
2.2.3.1.3. Receiver High-Speed I/O Specifications
2.2.3.1.4. DPA Mode High-Speed I/O Specifications
2.2.3.1.5. Soft CDR Mode High-Speed I/O Specifications
2.2.3.1.6. Non DPA Mode High-Speed I/O Specifications
2.3.1. POR Specifications
2.3.2. JTAG Configuration Specifications
2.3.3. Fast Passive Parallel (FPP) Configuration Timing
2.3.4. Active Serial Configuration Timing
2.3.5. Passive Serial Configuration Timing
2.3.6. Initialization
2.3.7. Configuration Files
2.3.8. Remote System Upgrades Circuitry Timing Specification
2.3.9. User Watchdog Internal Oscillator Frequency Specification
Visible to Intel only — GUID: mcn1419933688225
Ixiasoft
1.2.1.7. Transceiver Compliance Specification
The following table lists the physical medium attachment (PMA) specification compliance of all supported protocol for Arria® V GX, GT, SX, and ST devices. For more information about the protocol parameter details and compliance specifications, contact your Intel Sales Representative.
Protocol | Sub-protocol | Data Rate (Mbps) |
---|---|---|
PCIe* | PCIe* Gen1 | 2,500 |
PCIe* Gen2 | 5,000 | |
PCIe* Cable | 2,500 | |
XAUI | XAUI 2135 | 3,125 |
Serial RapidIO® (SRIO) | SRIO 1250 SR | 1,250 |
SRIO 1250 LR | 1,250 | |
SRIO 2500 SR | 2,500 | |
SRIO 2500 LR | 2,500 | |
SRIO 3125 SR | 3,125 | |
SRIO 3125 LR | 3,125 | |
SRIO 5000 SR | 5,000 | |
SRIO 5000 MR | 5,000 | |
SRIO 5000 LR | 5,000 | |
SRIO_6250_SR | 6,250 | |
SRIO_6250_MR | 6,250 | |
SRIO_6250_LR | 6,250 | |
Common Public Radio Interface (CPRI) | CPRI E6LV | 614.4 |
CPRI E6HV | 614.4 | |
CPRI E6LVII | 614.4 | |
CPRI E12LV | 1,228.8 | |
CPRI E12HV | 1,228.8 | |
CPRI E12LVII | 1,228.8 | |
CPRI E24LV | 2,457.6 | |
CPRI E24LVII | 2,457.6 | |
CPRI E30LV | 3,072 | |
CPRI E30LVII | 3,072 | |
CPRI E48LVII | 4,915.2 | |
CPRI E60LVII | 6,144 | |
CPRI E96LVIII60 | 9,830.4 | |
Gbps Ethernet (GbE) | GbE 1250 | 1,250 |
OBSAI | OBSAI 768 | 768 |
OBSAI 1536 | 1,536 | |
OBSAI 3072 | 3,072 | |
OBSAI 6144 | 6,144 | |
Serial digital interface (SDI) | SDI 270 SD | 270 |
SDI 1485 HD | 1,485 | |
SDI 2970 3G | 2,970 | |
SONET | SONET 155 | 155.52 |
SONET 622 | 622.08 | |
SONET 2488 | 2,488.32 | |
Gigabit-capable passive optical network (GPON) | GPON 155 | 155.52 |
GPON 622 | 622.08 | |
GPON 1244 | 1,244.16 | |
GPON 2488 | 2,488.32 | |
QSGMII | QSGMII 5000 | 5,000 |
60 You can achieve compliance with TX channel restriction of one HSSI channel per six-channel transceiver bank.