Visible to Intel only — GUID: mcn1419934898510
Ixiasoft
Visible to Intel only — GUID: mcn1419934898510
Ixiasoft
1.5. Glossary
Term | Definition |
---|---|
Differential I/O standards | Receiver Input Waveforms Transmitter Output Waveforms |
fHSCLK | Left/right PLL input clock frequency. |
fHSDR | High-speed I/O block—Maximum/minimum LVDS data transfer rate (fHSDR =1/TUI). |
J | High-speed I/O block—Deserialization factor (width of parallel data bus). |
JTAG timing specifications | JTAG Timing Specifications |
PLL specifications | Diagram of PLL specifications |
RL | Receiver differential input discrete resistor (external to the Arria® V device). |
Sampling window (SW) | Timing diagram—The period of time during which the data must be valid in order to capture it correctly. The setup and hold times determine the ideal strobe position in the sampling window, as shown: |
Single-ended voltage referenced I/O standard | The JEDEC standard for the SSTL and HSTL I/O defines both the AC and DC input signal values. The AC values indicate the voltage levels at which the receiver must meet its timing specifications. The DC values indicate the voltage levels at which the final logic state of the receiver is unambiguously defined. After the receiver input has crossed the AC value, the receiver changes to the new logic state. The new logic state is then maintained as long as the input stays beyond the DC threshold. This approach is intended to provide predictable receiver timing in the presence of input waveform ringing. Single-Ended Voltage Referenced I/O Standard |
tC | High-speed receiver/transmitter input and output clock period. |
TCCS (channel-to-channel-skew) | The timing difference between the fastest and slowest output edges, including the tCO variation and clock skew, across channels driven by the same PLL. The clock is included in the TCCS measurement (refer to the Timing Diagram figure under SW in this table). |
tDUTY | High-speed I/O block—Duty cycle on high-speed transmitter output clock. |
tFALL | Signal high-to-low transition time (80–20%) |
tINCCJ | Cycle-to-cycle jitter tolerance on the PLL clock input |
tOUTPJ_IO | Period jitter on the GPIO driven by a PLL |
tOUTPJ_DC | Period jitter on the dedicated clock output driven by a PLL |
tRISE | Signal low-to-high transition time (20–80%) |
Timing Unit Interval (TUI) | The timing budget allowed for skew, propagation delays, and the data sampling window. (TUI = 1/(Receiver Input Clock Frequency Multiplication Factor) = tC/w) |
VCM(DC) | DC common mode input voltage. |
VICM | Input common mode voltage—The common mode of the differential signal at the receiver. |
VID | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver. |
VDIF(AC) | AC differential input voltage—Minimum AC input differential voltage required for switching. |
VDIF(DC) | DC differential input voltage— Minimum DC input differential voltage required for switching. |
VIH | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high. |
VIH(AC) | High-level AC input voltage |
VIH(DC) | High-level DC input voltage |
VIL | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low. |
VIL(AC) | Low-level AC input voltage |
VIL(DC) | Low-level DC input voltage |
VOCM | Output common mode voltage—The common mode of the differential signal at the transmitter. |
VOD | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission line at the transmitter. |
VSWING | Differential input voltage |
VX | Input differential cross point voltage |
VOX | Output differential cross point voltage |
W | High-speed I/O block—Clock boost factor |