Visible to Intel only — GUID: mcn1419932969116
Ixiasoft
1.1.1.4.1. Supply Current and Power Consumption
1.1.1.4.2. I/O Pin Leakage Current
1.1.1.4.3. Bus Hold Specifications
1.1.1.4.4. OCT Calibration Accuracy Specifications
1.1.1.4.5. OCT Without Calibration Resistance Tolerance Specifications
1.1.1.4.6. OCT Variation after Power-Up Calibration
1.1.1.4.7. Pin Capacitance
1.1.1.4.8. Hot Socketing
1.1.1.4.9. Internal Weak Pull-Up Resistor
1.1.1.5.1. Single-Ended I/O Standards
1.1.1.5.2. Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications
1.1.1.5.3. Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications
1.1.1.5.4. Differential SSTL I/O Standards
1.1.1.5.5. Differential HSTL and HSUL I/O Standards
1.1.1.5.6. Differential I/O Standard Specifications
1.2.1.1. Transceiver Specifications for Arria V GX and SX Devices
1.2.1.2. Transceiver Specifications for Arria V GT and ST Devices
1.2.1.3. CTLE Response at Data Rates > 3.25 Gbps across Supported AC Gain and DC Gain
1.2.1.4. CTLE Response at Data Rates ≤ 3.25 Gbps across Supported AC Gain and DC Gain
1.2.1.5. Typical TX VOD Setting for Arria® V Transceiver Channels with termination of 100 Ω
1.2.1.6. Transmitter Pre-Emphasis Levels
1.2.1.7. Transceiver Compliance Specification
1.2.3.1. High-Speed I/O Specifications
1.2.3.2. DPA Lock Time Specifications
1.2.3.3. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specifications
1.2.3.4. DLL Frequency Range Specifications
1.2.3.5. DQS Logic Block Specifications
1.2.3.6. Memory Output Clock Jitter Specifications
1.2.3.7. OCT Calibration Block Specifications
1.2.3.8. Duty Cycle Distortion (DCD) Specifications
1.2.4.1. HPS Clock Performance
1.2.4.2. HPS PLL Specifications
1.2.4.3. Quad SPI Flash Timing Characteristics
1.2.4.4. SPI Timing Characteristics
1.2.4.5. SD/MMC Timing Characteristics
1.2.4.6. USB Timing Characteristics
1.2.4.7. Ethernet Media Access Controller (EMAC) Timing Characteristics
1.2.4.8. I2C Timing Characteristics
1.2.4.9. NAND Timing Characteristics
1.2.4.10. Arm* Trace Timing Characteristics
1.2.4.11. UART Interface
1.2.4.12. GPIO Interface
1.2.4.13. HPS JTAG Timing Specifications
1.3.1. POR Specifications
1.3.2. FPGA JTAG Configuration Timing
1.3.3. FPP Configuration Timing
1.3.4. Active Serial (AS) Configuration Timing
1.3.5. DCLK Frequency Specification in the AS Configuration Scheme
1.3.6. Passive Serial (PS) Configuration Timing
1.3.7. Initialization
1.3.8. Configuration Files
1.3.9. Minimum Configuration Time Estimation
1.3.10. Remote System Upgrades
1.3.11. User Watchdog Internal Oscillator Frequency Specifications
2.2.3.1.1. High-Speed Clock Specifications
2.2.3.1.2. Transmitter High-Speed I/O Specifications
2.2.3.1.3. Receiver High-Speed I/O Specifications
2.2.3.1.4. DPA Mode High-Speed I/O Specifications
2.2.3.1.5. Soft CDR Mode High-Speed I/O Specifications
2.2.3.1.6. Non DPA Mode High-Speed I/O Specifications
2.3.1. POR Specifications
2.3.2. JTAG Configuration Specifications
2.3.3. Fast Passive Parallel (FPP) Configuration Timing
2.3.4. Active Serial Configuration Timing
2.3.5. Passive Serial Configuration Timing
2.3.6. Initialization
2.3.7. Configuration Files
2.3.8. Remote System Upgrades Circuitry Timing Specification
2.3.9. User Watchdog Internal Oscillator Frequency Specification
Visible to Intel only — GUID: mcn1419932969116
Ixiasoft
1.1.1.3.1. Recommended Operating Conditions
Symbol | Description | Condition | Minimum 1 | Typical | Maximum1 | Unit |
---|---|---|---|---|---|---|
VCC | Core voltage power supply | –C4, –I5, –C5, –C6 | 1.07 | 1.1 | 1.13 | V |
–I3 | 1.12 | 1.15 | 1.18 | V | ||
VCCP | Periphery circuitry, PCIe* hard IP block, and transceiver PCS power supply | –C4, –I5, –C5, –C6 | 1.07 | 1.1 | 1.13 | V |
–I3 | 1.12 | 1.15 | 1.18 | V | ||
VCCPGM | Configuration pins power supply | 3.3 V | 3.135 | 3.3 | 3.465 | V |
3.0 V | 2.85 | 3.0 | 3.15 | V | ||
2.5 V | 2.375 | 2.5 | 2.625 | V | ||
1.8 V | 1.71 | 1.8 | 1.89 | V | ||
VCC_AUX | Auxiliary supply | — | 2.375 | 2.5 | 2.625 | V |
VCCBAT 2 | Battery back-up power supply (For design security volatile key register) |
— | 1.2 | — | 3.0 | V |
VCCPD 3 | I/O pre-driver power supply | 3.3 V | 3.135 | 3.3 | 3.465 | V |
3.0 V | 2.85 | 3.0 | 3.15 | V | ||
2.5 V | 2.375 | 2.5 | 2.625 | V | ||
VCCIO | I/O buffers power supply | 3.3 V | 3.135 | 3.3 | 3.465 | V |
3.0 V | 2.85 | 3.0 | 3.15 | V | ||
2.5 V | 2.375 | 2.5 | 2.625 | V | ||
1.8 V | 1.71 | 1.8 | 1.89 | V | ||
1.5 V | 1.425 | 1.5 | 1.575 | V | ||
1.35 V | 1.283 | 1.35 | 1.418 | V | ||
1.25 V | 1.19 | 1.25 | 1.31 | V | ||
1.2 V | 1.14 | 1.2 | 1.26 | V | ||
VCCD_FPLL | PLL digital voltage regulator power supply | — | 1.425 | 1.5 | 1.575 | V |
VCCA_FPLL | PLL analog voltage regulator power supply | — | 2.375 | 2.5 | 2.625 | V |
VI | DC input voltage | — | –0.5 | — | 3.6 | V |
VO | Output voltage | — | 0 | — | VCCIO | V |
TJ | Operating junction temperature | Commercial | 0 | — | 85 | °C |
Industrial | –40 | — | 100 | °C | ||
tRAMP 4 | Power supply ramp time | Standard POR | 200 µs | — | 100 ms | — |
Fast POR | 200 µs | — | 4 ms | — |
1 The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.
2 If you do not use the design security feature in Arria® V devices, connect VCCBAT to a 1.5-V, 2.5-V, or 3.0-V power supply. Arria® V power-on reset (POR) circuitry monitors VCCBAT. Arria® V devices do not exit POR if VCCBAT is not powered up.
3 VCCPD must be 2.5 V when VCCIO is 2.5, 1.8, 1.5, 1.35, 1.25, or 1.2 V. VCCPD must be 3.0 V when VCCIO is 3.0 V. VCCPD must be 3.3 V when VCCIO is 3.3 V.
4 This is also applicable to HPS power supply. For HPS power supply, refer to tRAMP specifications for standard POR when HPS_PORSEL = 0 and tRAMP specifications for fast POR when HPS_PORSEL = 1.