Arria® V Device Datasheet

ID 683022
Date 5/23/2023
Public
Document Table of Contents

1.2.4.9. NAND Timing Characteristics

Table 60.  NAND ONFI 1.0 Timing Requirements for Arria® V DevicesThe NAND controller supports Open NAND FLASH Interface (ONFI) 1.0 Mode 5 timing as well as legacy NAND devices. This table lists the requirements for ONFI 1.0 mode 5 timing. The HPS NAND controller can meet this timing by programming the C4 output of the main HPS PLL and timing registers provided in the NAND controller.
Symbol Description Min Max Unit
Twp 90 Write enable pulse width 10 ns
Twh 90 Write enable hold time 7 ns
Trp 90 Read enable pulse width 10 ns
Treh 90 Read enable hold time 7 ns
Tclesu 90 Command latch enable to write enable setup time 10 ns
Tcleh 90 Command latch enable to write enable hold time 5 ns
Tcesu 90 Chip enable to write enable setup time 15 ns
Tceh 90 Chip enable to write enable hold time 5 ns
Talesu 90 Address latch enable to write enable setup time 10 ns
Taleh 90 Address latch enable to write enable hold time 5 ns
Tdsu 90 Data to write enable setup time 10 ns
Tdh 90 Data to write enable hold time 5 ns
Tcea Chip enable to data access time 25 ns
Trea Read enable to data access time 16 ns
Trhz Read enable to data high impedance 100 ns
Trr Ready to read enable low 20 ns
Figure 18. NAND Command Latch Timing Diagram


Figure 19. NAND Address Latch Timing Diagram


Figure 20. NAND Data Write Timing Diagram


Figure 21. NAND Data Read Timing Diagram


90 Timing of the NAND interface is controlled through the NAND configuration registers.