Visible to Intel only — GUID: bau1723187845952
Ixiasoft
1. Overview of the Agilex™ 3 FPGAs and SoCs
2. Agilex™ 3 FPGAs and SoCs Family Plan
3. Second Generation Hyperflex® Core Architecture
4. Adaptive Logic Module in Agilex™ 3 FPGAs and SoCs
5. Internal Embedded Memory in Agilex™ 3 FPGAs and SoCs
6. Variable-Precision DSP in Agilex™ 3 FPGAs and SoCs
7. Core Clock Network in Agilex™ 3 FPGAs and SoCs
8. I/O PLLs in Agilex™ 3 FPGAs and SoCs
9. General Purpose I/Os in Agilex™ 3 FPGAs and SoCs
10. External Memory Interface in Agilex™ 3 FPGAs and SoCs
11. Hard Processor System in Agilex™ 3 SoCs
12. Transceivers in Agilex™ 3 FPGAs and SoCs
13. MIPI* Protocols Support in Agilex™ 3 FPGAs and SoCs
14. Variable Pitch BGA (VPBGA) Package Design of Agilex™ 3 FPGAs and SoCs
15. Configuration via Protocol Using PCIe* for Agilex™ 3 FPGAs and SoCs
16. Device Configuration and the SDM in Agilex™ 3 FPGAs and SoCs
17. Partial and Dynamic Configuration of Agilex™ 3 FPGAs and SoCs
18. Device Security for Agilex™ 3 FPGAs and SoCs
19. SEU Error Detection and Correction in Agilex™ 3 FPGAs and SoCs
20. Power Management for Agilex™ 3 FPGAs and SoCs
21. Software and Tools for Agilex™ 3 FPGAs and SoCs
22. Revision History for the Agilex™ 3 FPGAs and SoCs Device Overview
Visible to Intel only — GUID: bau1723187845952
Ixiasoft
13. MIPI* Protocols Support in Agilex™ 3 FPGAs and SoCs
The Agilex™ 3 FPGAs and SoCs support native MIPI* IP D-PHY* . The devices support MIPI* D-PHY* v2.5 at up to 2.5 Gbps per lane. The Agilex™ 3 FPGAs support MIPI* D-PHY* high-speed and low-power signaling modes without requiring external components.
Features of the MIPI* IP D-PHY* :
- Enables unidirectional multi-lane configurations—1, 2, 4, or 8 lanes
- Supports low-power and high-speed signaling up to 2.5 Gbps per lane
The MIPI* IP D-PHY* implements MIPI* transmit and receive interfaces for Agilex™ 3 FPGAs in accordance to the following protocols:
- Camera Serial Interface (CSI-2) version 3.0 with underlying D-PHY* standard
- Display Serial Interface (DSI-2) version 2.0 with underlying D-PHY* standard
Protocol | C-Series FPGA |
---|---|
CSI-2 |
|
DSI-2 |
|
Figure 10. MIPI* Receiver Block Diagram
Figure 11. MIPI* Transmitter Block Diagram
13 Up to 2.5 Gbps for standard reference and long reference channels.