Agilex™ 3 FPGAs and SoCs Device Overview

ID 817231
Date 9/23/2024
Public
Document Table of Contents

13. MIPI* Protocols Support in Agilex™ 3 FPGAs and SoCs

The Agilex™ 3 FPGAs and SoCs support native MIPI* IP D-PHY* . The devices support MIPI* D-PHY* v2.5 at up to 2.5 Gbps per lane. The Agilex™ 3 FPGAs support MIPI* D-PHY* high-speed and low-power signaling modes without requiring external components.

Features of the MIPI* IP D-PHY* :

  • Enables unidirectional multi-lane configurations—1, 2, 4, or 8 lanes
  • Supports low-power and high-speed signaling up to 2.5 Gbps per lane

The MIPI* IP D-PHY* implements MIPI* transmit and receive interfaces for Agilex™ 3 FPGAs in accordance to the following protocols:

  • Camera Serial Interface (CSI-2) version 3.0 with underlying D-PHY* standard
  • Display Serial Interface (DSI-2) version 2.0 with underlying D-PHY* standard
Table 19.   MIPI* CSI-2 and DSI-2 Performance in Agilex™ 3 FPGAs and SoCs
Protocol C-Series FPGA
CSI-2
  • CSI-2 version 3, up to eight lanes
  • D-PHY* v2.5 at up to 2.5 Gbps13
DSI-2
  • DSI-2 version 2, up to four lanes
  • D-PHY* v2.5 at up to 2.5 Gbps13
Figure 10.  MIPI* Receiver Block Diagram


Figure 11.  MIPI* Transmitter Block Diagram


13 Up to 2.5 Gbps for standard reference and long reference channels.