Visible to Intel only — GUID: ozc1701187276681
Ixiasoft
1. About the GTS Serial Lite IV Intel® FPGA IP User Guide: Agilex™ 5 E-Series Devices
2. GTS Serial Lite IV Intel® FPGA IP Overview
3. Getting Started
4. Functional Description
5. Parameters
6. GTS Serial Lite IV Intel® FPGA IP Interface Signals
7. Designing with GTS Serial Lite IV Intel® FPGA IP
8. Document Revision History for the GTS Serial Lite IV Intel® FPGA IP User Guide
Visible to Intel only — GUID: ozc1701187276681
Ixiasoft
7.2. Error Handling Guidelines
The following table lists the error handling guidelines for error conditions which may occur with the GTS Serial Lite IV Intel® FPGA IP design.
Error Condition | Guidelines |
---|---|
One or more lanes cannot establish communication after a given time frame. | Implement a time-out system to reset the link at the application level. |
A lane loses communication after communication is established. | This may happen after or during the data transfer phases. Implement a link loss detection at the application level and reset the link. |
A lane loses communication during the deskew process. | Implement link reinitialization process for the erroneous lane. You must ensure that the board routing does not exceed 320 UI. |
Loss lane alignment after all lanes have been aligned. | This may happen after or during data transfer phases. Implement a lane alignment loss detection at the application level to restart the lane alignment process. |